Upload
dann222
View
27
Download
4
Tags:
Embed Size (px)
Citation preview
CONTENTS... 2002 DP-2X Chassis Projection Television Information
INSTRUCTOR… Alvie Rodgers C.E.T. (Chamblee, GA.)
Dec 2004 (ver g) Training Materials Prepared by: ALVIE RODGERS C.E.T.
2002 and 2003 MODEL RELEASE
DIGITAL
HD READY PTV Chassis Model # Aspect DP-27 51SWX20B 16X9 57SWX20B 65SWX20B DP-27D 57TWX20B 16X9 65TWX20B DP-26 65XWX20B 16X9 57XWX20B 51XWX20B DP-24 43FWX20B 16X9 DP-23G 57GWX20B 16X9 51GWX20B DP-23K 46F500 16X9 DP-23 57UWX20B 16X9 57F500 57G500 51UWX20B 51F500 51G500
THIS PAGE LEFT BLANK
DP-2X TABLE OF CONTENTS
Table of Contents Page 1 of 4
Dec 2004 (ver f) Materials prepared by Alvie Rodgers C.E.T.
TOPICS PAGE
Continued on Next Page
SECTION (1) POWER SUPPLY DIAGRAMS: • +6V Lo Voltage Regulation Circuit Diagram Explained ------------------------------------------ 01-01 • +6V Lo Voltage Regulation Circuit Diagram DP-26 and DP-27 ------------------------------------- 01-02 • +6V Lo Voltage Regulation Circuit Diagram DP-23, DP-23G and DP-24 ---------------------------- 01-03 • Power On Relay Controls Circuit Diagram Explained --------------------------------------------- 01-04 • Power On Relay Controls Circuit Diagram DP-23, DP-23G and DP-24 ------------------------------- 01-06 • Power On Relay Controls Circuit Diagram DP-26 --------------------------------------------------- 01-07 • Power On Relay Controls Circuit Diagram DP-27 and DP-27D ------------------------------------- 01-08 • Low Voltage Shut Down Circuit Diagram Explained --------------------------------------------- 01-09 • Low Voltage Shut Down Circuit Diagram ----------------------------------------------------------- 01-13 • SW +115V Hi Voltage Regulation Circuit Diagram Explained ---------------------------------- 01-14 • SW +115V Hi Voltage Regulation Circuit Diagram ----------------------------------------------- 01-15 • Additional Hi Voltage Shut Down Circuit Diagram Explained ----------------------------------- 01-16 • Additional Hi Voltage Shut Down Circuit Diagram ------------------------------------------------ 01-17 • Protect (Deflection) Hi Volt Shut Down Circuit Diagram Explained --------------------------- 01-18 • Protect (Deflection) Hi Volt Shut Down Circuit Diagram ---------------------------------------- 01-19 • LEDs (Visual Trouble Shooting) Lo Voltage Power Supply Circuit Diagram Explained ---- 01-20 • LEDs (Visual Trouble Shooting) Circuit Diagram DP-23, 23G and DP-24 ------------------------------- 01-21 • LEDs (Visual Trouble Shooting) Circuit Diagram DP-26 ------------------------------------------------ 01-22 • LEDs (Visual Trouble Shooting) Circuit Diagram DP-27 and DP-27D ----------------------------------- 01-23
SECTION (2) MICROPROCESSOR INFORMATION:
• Microprocessor DATA COMMUNICATION Explanation ------------------------------------- 02-01 • Microprocessor DATA COMMUNICATION Circuit Diagram DP-23, 23G, 24, 27 & 27D ---------- 02-04 • Microprocessor DATA COMMUNICATION Circuit Diagram DP-26 ------------------------------ 02-05 • Microprocessor Sync Input Circuit Diagram Explained ----------------------------------------- 02-06 • Microprocessor Sync Input Circuit Diagram Circuit Diagram DP-23, 23G, 27 & 27D ---------------- 02-07 • Microprocessor Sync Input Circuit Diagram Circuit Diagram DP-24 -------------------------------- 02-08 • Microprocessor Sync Input Circuit Diagram Circuit Diagram DP-26 -------------------------------- 02-09
SECTION (3) VIDEO CIRCUIT INFORMATION:
• Video NTSC Circuit Diagram Explained ----------------------------------------------------------- 03-01 • Video NTSC Circuit Diagram Circuit Diagram DP-23, 23G, 27 & 27D -------------------------------- 03-03 • Video NTSC Circuit Diagram Circuit Diagram DP-24 ------------------------------------------------ 03-04 • Video NTSC Circuit Diagram Circuit Diagram DP-26 ------------------------------------------------ 03-05 • Video Component, OSD & NTSC Circuit Diagram Explanation -------------------------------- 03-06 • Video Component, OSD & NTSC Circuit Diagram DP-23, 23G, 27 & 27D ------------------------ 03-08 • Video Component, OSD & NTSC Circuit Diagram DP-24 ---------------------------------------- 03-09 • Video Component, OSD & NTSC Circuit Diagram DP-26 ---------------------------------------- 03-10 • ATSC (Digital Tuner) Block Diagram DP-26 Only ------------------------------------------------- 03-11
DP-2X TABLE OF CONTENTS
Table of Contents Page 2 of 4
Dec 2003 (ver g) Materials prepared by Alvie Rodgers C.E.T.
TOPICS PAGE
Continued on Next Page
SECTION (3) VIDEO CIRCUIT INFORMATION: (Continued) • Rainforest IC Pulse Explanation Explained -------------------------------------------------------- 03-12 • ABL Circuit Diagram Explanation ------------------------------------------------------------------- 03-13 • ABL Circuit Diagram ---------------------------------------------------------------------------------- 03-14 • ABL Switch (Black Side Bars) Circuit Diagram and Explanation ------------------------------ 03-15 • Audio Video Mute Circuit Diagram Explanation ------------------------------------------------- 03-16 • Audio Video Mute Circuit Diagram ----------------------------------------------------------------- 03-18 • DVI Input Circuit Diagram ---------------------------------------------------------------------------- 03-19 • Component Sync Circuit Diagram Explanation ----------------------------------------------------- 03-20 • Component Sync Circuit Diagram --------------------------------------------------------------------- 03-21
SECTION (4) AUDIO CIRCUIT INFORMATION:
• Audio Main Terminal Circuit Diagram Explanation ---------------------------------------------- 04-01 • Audio Main Terminal Circuit Diagram ------------------------------------------------------------- 04-02
SECTION (5) DEFLECTION CIRCUIT:
• Horizontal Drive Circuit Diagram Explanation --------------------------------------------------- 05-01 • Horizontal Drive Circuit Diagram ------------------------------------------------------------------ 05-03 • IH01 Horizontal Drive IC Voltages and Waveforms (Also, Not Running Info.) ------------ 05-04 • Sweep Loss Detection Circuit Diagram Explanation ---------------------------------------------- 05-05 • Sweep Loss Detection Circuit Diagram ------------------------------------------------------------- 05-06 • Vertical Output Circuit Diagram Explanation ---------------------------------------------------- 05-07 • Vertical Output Circuit Diagram -------------------------------------------------------------------- 05-08 • Pincushion Circuit Diagram -------------------------------------------------------------------------- 05-09 • Pincushion Circuit Diagram -------------------------------------------------------------------------- 05-10
SECTION (6) DIGITAL CONVERGENCE CIRCUIT INFORMATION:
• Digital Convergence Interconnect Circuit Diagram Explanation ------------------------------ 06-01 • Digital Convergence Interconnect Circuit Diagram DP-23, 23G, 26, 27 & 27D ----------------------- 06-05 • Digital Convergence Interconnect Circuit Diagram DP-24 ------------------------------------------ 06-06 • Remote CLU4321UG (Digital Convergence Mode Functions) DP-23, DP-23G & DP-24 -------- 06-07 • Remote CLU5721TSI (Digital Convergence Mode Functions) DP-26 -------------------------- 06-08 • Remote CLU5722TSI (Digital Convergence Mode Functions) DP-27 -------------------------- 06-09 • 43" Overlay Dimensions ----------------------------------------------------------------------------- 06-10 • 46" Overlay Dimensions ----------------------------------------------------------------------------- 06-11 • 51" Overlay Dimensions ----------------------------------------------------------------------------- 06-12 • 57" Overlay Dimensions ----------------------------------------------------------------------------- 06-13 • 65" Overlay Dimensions ----------------------------------------------------------------------------- 06-14
SECTION (7) ADJUSTMENT INFORMATION:
• Adjustment Order ------------------------------------------------------------------------------------ 07-01 • Pre Heat Run ------------------------------------------------------------------------------------------ 07-02 • Cut Off Adjustment ----------------------------------------------------------------------------------- 07-03 • Pre-Focus Adjustment -------------------------------------------------------------------------------- 07-04
DP-2X TABLE OF CONTENTS
Table of Contents Page 3 of 4
Dec 2003 (ver f) Materials prepared by Alvie Rodgers C.E.T.
TOPICS PAGE
SECTION (7) ADJUSTMENT INFORMATION (Continued): • DCU Crosshatch Phase Settings ------------------------------------------------------------------- 07-05 • Horizontal Position (Coarse) Adjustment --------------------------------------------------------- 07-06 • Raster Tilt Adjustment ------------------------------------------------------------------------------- 07-07 • Beam Alignment Adjustment ------------------------------------------------------------------------ 07-08 • Off-Set for Red and Blue Raster Position Adjustment ----------------------------------------- 07-09 • Vertical Size Adjustment ----------------------------------------------------------------------------- 07-10 • Horizontal Size Adjustment -------------------------------------------------------------------------- 07-11 • Beam Form Adjustment ------------------------------------------------------------------------------ 07-12 • Lens Focus Adjustment ------------------------------------------------------------------------------- 07-13 • Static Focus Adjustment ------------------------------------------------------------------------------ 07-14 • DCU Character Set-Up and DCU Data Confirmation Adjustment -------------------------- 07-15 • DCU Pattern (Sensor Position) Set-Up Adjustment --------------------------------------------- 07-16 • 43" Overlay Dimensions ----------------------------------------------------------------------------- 07-17 • 51" Overlay Dimensions ----------------------------------------------------------------------------- 07-18 • 57" Overlay Dimensions ----------------------------------------------------------------------------- 07-19 • 65" Overlay Dimensions ----------------------------------------------------------------------------- 07-20 • Remote CLU5721TSI (Digital Convergence Mode Functions) --------------------------------- 07-21 • Remote CLU5722TSI (Digital Convergence Mode Functions) --------------------------------- 07-22 • Remote CLU4321UG (Digital Convergence Mode Functions) ---------------------------------- 07-23 • Read from ROM Notes ------------------------------------------------------------------------------ 07-24
◊ DIGITAL CONVERGENCE ALIGNMENT PROCEDURE ------------------------------ 07-25 ◊ (Clearing RAM) Clearing Digital Convergence Data -------------------------------------------- 07-25 ◊ Centering Magnet Adjustment ---------------------------------------------------------------------- 07-25 ◊ Static Centering Adjustment (Freeze Button) ------------------------------------------------------ 07-26 ◊ Green 3X3 Mode Adjustment ------------------------------------------------------------------------ 07-27 ◊ Red and Blue 3X3 Mode Adjustment --------------------------------------------------------------- 07-28 ◊ Green 7X5 Mode Adjustment ------------------------------------------------------------------------ 07-29 ◊ Red and Blue 7X5 Mode Adjustment --------------------------------------------------------------- 07-30 ◊ Green 9X13 Mode Adjustment ----------------------------------------------------------------------- 07-31 ◊ Red and Blue 9X13 Mode Adjustment -------------------------------------------------------------- 07-32 ◊ Storing Digital Convergence Data (Write to ROM) ---------------------------------------------- 07-33 ◊ Initializing Magic Focus Sensors ------------------------------------------------------------------- 07-34 ◊ Convergence Touch Up Minor Adjustments ------------------------------------------------------ 07-35 ◊ ERROR CODES for DCU HD FOCUS Description -------------------------------------------- 07-36
• Blue De-Focus Adjustment --------------------------------------------------------------------------- 07-37 • White Balance and Sub Brightness Adjustment ------------------------------------------------- 07-38 • White Balance Adjustment Flow Chart ------------------------------------------------------------ 07-39 • Sub Picture (PIP) Amplitude Adjustment --------------------------------------------------------- 07-40 • Horizontal Position (Fine) Adjustment ------------------------------------------------------------- 07-41 • Magnet Locations ------------------------------------------------------------------------------------- 07-42
Continued on Next Page
DP-2X TABLE OF CONTENTS
Table of Contents Page 4 of 4
Dec 2003 (ver f) Materials prepared by Alvie Rodgers C.E.T.
TOPICS PAGE
SECTION (8) MISCELLANEOUS INFORMATION:
• Rear Panel DP-27 and DP-27D (Terminal Input) Drawing -------------------------------------- 08-01 • Rear Panel DP-23 and DP-23G (Terminal Input) Drawing -------------------------------------- 08-02 • Rear Panel DP-26 (Terminal Input) Drawing ----------------------------------------------------- 08-03 • Rear Panel DP-24 (43FWX20B Only Terminal Input) Drawing ------------------------------- 08-04 • Signal PWB Drawing --------------------------------------------------------------------------------- 08-05 • Deflection PWB Drawing ---------------------------------------------------------------------------- 08-06 • Power Supply PWB Drawing ----------------------------------------------------------------------- 08-07 • CRT PWBs Drawing ---------------------------------------------------------------------------------- 08-08 • All but DP-24 Front Control PWBs Drawing ---------------------------------------------------- 08-09 • DP-24 Front Control PWBs Drawing -------------------------------------------------------------- 08-10
SECTION (9) THINGS YOU SHOULD KNOW / SERVICE BULLETINS / ETC….:
• This section changes often, the index for this section is shown on the Things You Should Know section divider. Please go to Section 9 section divider cover page for details ------------------------------------- 09-00
• Download this Section Separately.
DP-2X CHASSIS DIAGRAMS
POWER SUPPLY INFORMATION
SECTION 1
THIS PAGE LEFT BLANK
DP-2X +6V POWER SUPPLY REGULATION EXPLANATION
PAGE 01-01
+6V Power Supply Circuit Diagram explanation: The Primary Chassis Discussed is the DP-27 and DP-27D. (See DP-26, DP-27 and DP-27D +6V Regulation Circuit Diagram for details). (Also, see DP-23, DP-23G and DP-24 +6V Regulation Circuit Diagram for details). Note: Items described below for the DP-23, 23G and DP-24 are shown in brackets [ ]. THIS POWER SUPPLY RUNS ALL THE TIME: When a Projection set is plugged into an AC outlet, it must produce a power supply to energize certain circuits. These circuits are responsible for monitoring the Infrared input or Front control Keys as well as the Auxiliary inputs if the Auto Link feature is active. These power supplies are generally labeled as Always power supplies or Standby power supplies. As an example A+6V would indicate a +6V power supply that’s always present. If the power supply has an Sby prefix, (example Sby +6V) this too is always present if the set is plugged into the AC outlet. The DP-2X power supply Standby voltages are regulated by monitoring the Control +6V which becomes the Sby +5V after it is regulated by I909. The Control +6V is generated on the Secondary of T901 pin 10 [7]. The pulse is rectified by D941 and filtered by C954 and becomes a +6V Power Supply. REGULATION: Note: Items for the DP-23, 23G and DP-24 are shown in brackets [ ]. The primary route for the Control +6V is to pin 3 of I909 and output as Sby. +5V from pin 2. However, the regulation route is to pin 1 of I904. Internally, the LED is illuminated by degrees dependant upon the Control +6V voltage fluctuations. The internal receiver receives this light and acts as a variable resistor from pin 4 to pin 3 ground. This action causes pin 6 of I901 to manipulate the internal oscillator within I901. This in turn causes the frequency of the drive pulse delivered to the Gate of the internal SMOSFET (Switch Metal Oxide Semiconductor Field Effect Transistor) to manipulate the frequency of the pulse generated on the primary of T901. Pin 6 [3] of T901 is routed to pin 1 of I901 which is the Drain of the SMOSFET. The source is connected internally to pin 2 and then to floating ground pin 9 [6] of T901. The floating ground is monitored by three [two] low ohm resistors, R908, R909 and R910 [R908, R909] to hot ground. Here, the current drain of the internal SMOSFET is monitored. If this current exceeds a specific value, the voltage developed by these low ohm resis-tors is routed back into pin 5 which is the Over Current Protection circuit. This pin will inhibit the drive signal to the gate of the SMOSFET. As soon as the excessive current situation is eliminated, the IC will recover and con-tinue functioning. B+ GENERATION FOR THE LOW VOLTAGE POWER SUPPLY DRIVER IC: Vcc for the Driver IC is first generated by the AC input. This voltage is called Start Up Voltage. I901 requires 16V DC to operate normal. However, it will begin operation at 6.8V DC on pin 3 of I901. When AC is applied, AC is routed through the main fuse F901 (a 6 Amp fuse), then through the Line filter L901 to prevent any internal high frequency radiation for radiating back into the AC power line. After passing the fil-ters it arrives at the main full wave bridge rectifier D901 where it is converted to Raw 150V DC voltage to be supplied to the power supply switching transformer T901 pin 2 [1]. However, one leg of the AC is routed to a half wave rectifier D904 where it is rectified, routed through R906 and R907 (both a 68K ohm resistor), filtered by C911, clamped by a 30V Zener D907 and made available to pin (3) of I901 as start up voltage. When this voltage reaches 6.8Vdc, the internal Regulator of I901 is turned On and begins the operation of I901. When the power supply begins to operate by turning on and off the internal Switch MOS FET, the Raw 150V DC routed through T901, to I901 in on pin 1 (Drain) and out on pin 2 which is the Source. The Source of the internal Switch MOS FET is routed out of pin 2 through three low ohm resistors to hot ground. When the internal Switch MOS FET turns on, it causes the transformer to saturate building up the magnet field. When the internal Switch MOS FET turns off, the magnet field collapses and the EMF is coupled over to the secondary windings, as well as the drive windings. The drive windings at pin 8 [5] of T901 produce a run voltage pulse which is rectified by D905, filtered by C911 then routed clamped by D907 and now becomes run voltage (16V) for I901 pin 3. Note too that Hot Ground is the Negative Leg of the bridge rectifier D901 and the Floating Ground is pin 9 [6] of T901.
D901
DP-26, DP-27 and DP-27D CHASSIS POWER SUPPLY Sby +6V REGULATIONLo Voltage Power Supply
PAGE 01-02
R913
RunStart Up
Osc B+16.3V
3
R907
R906
D905
7
D910
R914
R911
PPS3
20.0685A
Sby +5V10T901
11
C969
C954
D941
8T902
9
C916
BD1
2
R912
150V
F902
2
6
T901
R908R909R910
0.47Ohm
D
S
D904
D906
C914
I901Driver/
Output IC
OCP
Control+6V
I909+5VReg
3 2
1C985C972 C973
I904
Regulator Photocoupler
3
R915
Hot Ground fromnegative leg ofBridge D901
FB
1
2
R958
R957
D953
4
FB/OLP6
D908
C918
R916
C917R917
1.79A
Cold Ground Pin 11Secondary ofT901
C904
Floating Groundfrom pin 9 of T901
C915
4
ABS
5
D907
C91
1
C91
0A
AC
R914C916
R912
C914
D901
DP-23, DP- 23G and DP-24 Chassis+6.0 V Low Voltage Regulation
R913
RunStart Up
Osc B+
16.3V3
R907
R906
D905
7
D910
R911
PPS3
20.0685A
Sby +5V7T901
8
C969
C954
D941
5T901
6
BD1
2
150V
F902
1
3
T901
R908R9090.47Ohm
D
S
D904
D906
I901Driver/
Output IC
OCP
Control+6V
I909+5VReg
3 2
1
C985C972 C973
I904
Regulator Photocoupler
3
R915
Hot Ground fromnegative leg ofBridge D901
FB
1
2
R958
R957
D953
4
FB/OLP6
D908
C918
R916
C917R917
1.79A
Cold Ground frompin 8 of T901
C904
Floating Groundfrom pin 6 of T901
C915
4
ABS
5
D907C911
C91
0A
AC
C913
PAGE 01-03
DP-2X POWER ON RELAY CONTROLS EXPLANATION
PAGE 01-04
Relay Controls Circuit Diagram explanation: (See DP-23, DP-23G, DP-24 and DP-27, DP-27D Relay Controls Circuit Diagram for details) POWER ON: When the Customer presses the Power On button on the Front control panel or the Remote control, the Micro-processor I001 output a High from pin 59. This high is routed to the base of Q026 which turns this transistor On and it’s collector connected to the Sty +5V line goes low. This action in turn causes the base of Q025 to go low and turns Q025 to turn Off. Q025 collector is also connected to the Sby +5V line and it’s collector pulls up to 5V. This high is routed to the PPS3 connector pin 4. Provided the Short Detection transistor Q903 isn’t activated, (See the Lo Voltage Power Supply Shut Down Circuit for details), then the High from pin 4 is routed to the base of Q908 turning it On. When Q908 turns on, it’s collector is connected to the Sby +5V line. It’s emitter pulls up and supplies a high to the base of Q907 turning it On. When Q907 turns on, it causes the following relays to energize. RELAYS ENERGIZED BY Q907 (DP-23, DP-23G, DP-24, DP-27 and DP-27D: Note: This description refers specifically to the DP-27 and DP-27D chassis. Components identified inside brack-ets [ ] are for the DP-23, 23G and DP-24 chassis. S901 This completes the path for AC to reach the High Voltage power supply bridge diode D902. (See the High Volt-age Regulation Circuit for details). This action starts the High Voltage power supply SW+115V for the deflection circuit. S902 This completes the path for the pulse generated from pin 14 [11] of T901, (+38V for DP-26, DP-27 and DP-27D) and [+29V for DP-23, DP-23G and DP-24] to reach the Audio B+ rectifier diode D944. Here the Audio +38V [+29V] is generated and output from the PPS5 connector pins 1, 2 and 3 and on to the Audio output circuit. S903 This completes the path for the pulse generated from pin 10 [7] of T901 (Control +6V), rectified by diode D941 which produces SW+6V to reach the PPS4 connector pins 7 and 6 and on to IP52 (Switched +3.3V regulator) and IP53 (Switched +5V regulator) on the Signal PWB. S905 This completes the path for the pulse generated from pin 13 [10] of T901 (+35V) to reach the Tuning Voltage B+ rectifier diode D943. Here the SW+35V is generated and output from the PPS3 connector pin 8 and on to the Tuners pin 9. DP-26 ONLY: RELAYS ENERGIZED BY POWER _1 and POWER _2: (See DP-26 Relay Controls Circuit Diagram for details) Power _1: (High when the Set is turned On.)
• When the Customer presses the Power On button on the Front control panel or the Remote control, the Microprocessor I001 output a High from pin 59. This high is routed to the base of Q026 which turns this transistor On and it’s collector connected to the Sty +5V line goes low. This action in turn causes the base of Q025 to go low and turns Q025 to turn Off. Q025 collector is also connected to the Sby +5V line and it’s collector pulls up to 5V.
• This high is routed to the PPS3 connector pin 4. Provided the Short Detection transistor Q904 isn’t ac-tivated, (See the Lo Voltage Power Supply Shut Down Circuit for details), then the High from pin 4 is routed to the base of Q907 turning it On.
• When Q907 turns on, it causes the following relays to energize.
(Continued on page 5)
DP-2X POWER ON RELAY CONTROLS EXPLANATION
PAGE 01-05
RELAYS ENERGIZED BY Q907: Activated by Power _1 • S901
This completes the path for AC to reach the High Voltage power supply bridge diode D902. (See the High Voltage Regulation Circuit for details). This action start the High Voltage power supply SW+115V for the deflection circuit.
• S902 This completes the path for the pulse generated from pin 14 of T901, (+38V) to reach the Audio B+ rec-tifier diode D944. Here the Audio +38V is generated and output from the PPS5 connector pins 1, 2 and 3 and on to the Audio output circuit.
• S903 This completes the path for the pulse generated from pin 10 of T901 (Control +6V), rectified by diode D941 which produces SW+6V to reach the PPS4 connector pins 7 and 6 and on to IP52 (Switched +3.3V regulator) and IP53 (Switched +5V regulator) on the Signal PWB.
Power _2: (High when the set is turned On and/or when the Timer is On).
• When the Customer presses the Power On button on the Front control panel or the Remote control, the Microprocessor I001 output a High from pin 58. This high is routed to two different circuits.
• DM +9V REGULATOR: • When Power _2 goes high, it's routed to pin 2 of IP01 on the Signal PWB. This is the DM +9V regula-
tor and it turns on. Input to pin 5 is the DM +10V, IP01 regulates this down to 9V and output it from pin 3 to the Digital Module (ATSC Tuner) pin 12 PMS1.
• The DM +9V is also routed to the Terminal PWB pin 21of the PST2 connector. This turns on the Selec-tor IC IX01 and the Monitor Out Circuit.
• Power _2 is also routed to the PPS3 connector pin 4 and then to the Power Supply. This high is routed to the base of Q909 turning it On.
• When Q909 turns on, it causes the following relays to energize. RELAYS ENERGIZED BY Q909: Activated by Power _2 • S905
This completes the path for the pulse generated from pin 13 of T901 (+35V) to reach the Tuning Volt-age B+ rectifier diode D943. Here the SW+35V is generated and output from the PPS3 connector pin 8 and on to the Tuners pin 9. This voltage is also routed out the PPS7 connector pin 6 DM +28V, to be-come tuning voltage for the Digital Tuner (ATSC) via pin 1 of the PMS2 connector.
• S906 This completes the path for the pulse generated from pin 17 (Digital Module +10V) of T901 to reach the rectifier diode D945. Here the DM +10V is generated and output from the PPS7 connector pin 2 and 3 and on to the DM +9V regulator IP01. Input to pin 5, IP01 regulates this down to +9V and outputs it from pin 3 to the Digital Module (ATSC Tuner) pin 12 of the PMS1 connector.
TIMER (Unattended Recording) OPERATION: NOTE: Power _2 is also high when the Timer is set for unattended recordings. When the Timer is activated, the Tuners, Selector IC and Monitor output become active. During this time, Power_1 remains Low. This way, the Selector IC, Tuners, Audio Circuit and Monitor outputs remain active. The Table below shows the logic state of Power _1 and Power _2.
MODE POWER _1 POWER _2
Stand By L L
Timer L H
Power ON H H
S-90
5 SW
+35
VSu
pply
Relay
1.30A
DP-2
3, DP
-23G
and
DP-2
4 Cha
ssis
Pow
er O
n Re
lay C
ontro
ls
GREE
N L.E
.D.
Audio
+ 29
V
D944
T901
C962
L922
C957
C978
PPS5 1 2
E911
S-90
2 Aud
io P
ower
Supp
ly Re
lay
3 4Sb
y +5V
C961
C956
PPS3 8
0.016
5A
Audio
Gnd
1211
SW +
35V
10
L921
R992
3 7Gn
dGn
d
5 6 7
L923
PPS4 6
1.33A
SW +
6V
7
S-90
3 SW
+6V
Supp
ly Re
lay
4 3Gn
dGn
d
C957
R961R9
62R9
634
POW
ER _1
Q903
Shor
t Det.
See P
ower
Sup
ply S
hut D
own C
ircuit
Q908
Q907
D954
R960
R959D9
43
5Gn
d
Off
On
Audio
Gnd
Audio
Gnd
Audio
Gnd
+35V
+29V
R985 D9
65
8
S-90
1 Main
Powe
r Rela
y
AC
AC to
D90
2Hi
gh V
oltag
ePo
wer S
upply
Sby 5
V co
mes f
rom
I909 p
in 2
Sby +
5V
2Sb
y +5V
7
Q025
Q026
59I00
1Mi
cro
T901
PAGE 01-06
C959D9
41
C954
Contr
ol +6
VOnOf
f
R963
0.25 A
From
I909
DM +2
8V
Audio
+ 38
V
Audio
+38V
1.55A
GREE
N L.E
.D.
D944
T901
C952 C9
57
PPS5 1 2
S-90
2SW
+35
V Re
lay
3 4Sb
y +5V
Audio
Gnd
1514
5 6 7
Audio
Gnd
Audio
Gnd
Audio
Gnd
R985
D965
Sby 5
V co
mes
from
I909 p
in 3
C961
C956
PPS3 1
1.30A
SW +
35V
3 7Gn
dGn
d
C959
L923
PPS4 6
1.54A
10
S-90
3 SW
+6V
Supp
ly Re
lay
4 3Gn
dGn
d
C957R9
62R9
634
POW
ER _1
Q904
Shor
t Det.
See P
ower
Sup
plySh
ut Do
wn C
ircuit
Q907
D954
R960
R959
D941
C954
7 5Gn
d
Off
On
+35V
Contr
ol +6
V
11
S-90
1 Main
Powe
r Rela
y
AC
AC to
D90
2Hi
gh V
oltag
ePo
wer S
upply
Sby +
5V
2
T901
S-90
5 SW
+35
VSu
pply
Relay
D943
1.55 A
D945
T901
C963
C958
PPS72 1
E912
S-90
6 Dig
ital
Modu
le 10
V R
elay
3 4Sb
y +5V
Audio
Gnd
1617
5 6 7
Audio
Gnd
N/C
Sby +
10V
DM +1
0VDM
+10V
DP-2
6 REL
AY C
ONTR
OLS
Q909
L922 C978
L921
R992
0.36 A
From
D94
2
0.006
A
5PO
WER
_2
C968
R984
D972
2SW
+ 9V
11.0
6A
SBY
+ 5V
Off
On
From
Micr
o Pin
59
From
Micr
o Pin
58
SW +
6V
From
I911
MO
DE
Stan
d By
Tim
er
TV O
n
POW
ER _
1 L L H
POW
ER _
2 L H H
13
E911
OnOf
f
PAGE 01-07
R973
S-90
5 SW
+35
VSu
pply
Relay
1.95A
DP-2
7 and
DP-
27D
CHAS
SIS
RELA
Y CO
NTRO
LS o
n th
e POW
ER S
UPPL
Y
GREE
N L.E
.D.
Audio
+ 38
V
D944
T901
C962
L922
C957
C978
PPS5 1 2
E911
S-90
2 Aud
io P
ower
Supp
ly Re
lay
3 4Sb
y +5V
C961
C956
PPS3 8
0.016
5A
Audio
Gnd
1514
SW +
35V
13
L921
R992
3 7Gn
dGn
d
5 6 7
L923
PPS4 6
1.33A
SW +
6V
10
S-90
3 SW
+6V
Supp
ly Re
lay
4 3Gn
dGn
d
C957
R961R9
62R9
634
POW
ER _1
Q903
Shor
t Det.
See P
ower
Sup
ply S
hut D
own C
ircuit
Q908
Q907
D954
R960
R959D9
43
5Gn
d
Off
On
Audio
Gnd
Audio
Gnd
Audio
Gnd
+35V
+38V
R985 D9
65
11
S-90
1 Main
Powe
r Rela
y
AC
AC to
D90
2Hi
gh V
oltag
ePo
wer S
upply
Sby 5
V co
mes f
rom
I909 p
in 3
Sby +
5V
2Sb
y +5V
7
Q025
Q026
59I00
1Mi
cro
C959D9
41
C954
Contr
ol +6
VOnOf
f
PAGE 01-08
DP-2X LOW VOLTAGE POWER SHUT DOWN EXPLANATION
Low Voltage Power Supply Shut Down Circuit Diagram explanation: (See DP-27 Signal Power Supply (Low Voltage) Shut-Down Circuit Diagram for details) The Low Voltage power supply is centered around the Switching Transformer T901 and I901. This power supply creates the Standby voltages SBY +5V which runs anytime the set is plugged into an AC out-let. It also creates other voltages that are Switched on when the Set is turned on. Audio +38V SW +35V SW +9V SW +HVcc The following explanation will describe the Low Voltage Power Supply Shut Down Circuit. POWER SUPPLY SHUTDOWN PHOTO COUPLER I905 EXPLANATION This chassis utilizes I901 as the Osc.\Driver \Switch for the Low Voltage power supply, just as the previous chas-sis have done. The Shutdown circuit, (cold ground side detection), removes I901 B+ at pin 3 via the following circuit, I905 (the Photo Coupler), which isolates the Hot ground from the Cold ground and couples the Shutdown signal to the Hot Ground side, Q902 on the hot ground side and Q901 which latches Q902 on. When Q902 is on, it removes B+ from pin (3) of I901 (the Vin pin). The Power Supply utilizes a Shutdown circuit that can trigger Q902 from 2 input sources. (1 of these Short De-tection circuits are not operational in Stand By mode). I905 is activated by a Low being applied to pin 2, which forward biases the internal LED. The light from this internal LED is then coupled to the receiver transistor. The receiver transistor turns On and output a High from pin 3. This high is routed to the base of Q902 turning it On, which grounds out the Vin at pin (3) of I901, disabling the power supply. Q901 will keep a high on the base of Q902 as long as there is any voltage available at its Emitter. The individual Shut Down circuits will be discussed later. GENERAL INFORMATION: All of the Power Supply Shutdown circuitry can be broken down into the following category;
• Voltage Missing Detection or Short Detection • Voltage Too High Detection • Excessive Current Detection • Negative Voltage Loss Detection
The following will explain all of these commonly used circuits. The Service Technician should become familiar with the appearance of these circuit and their function. VOLTAGE LOSS or SHORT DETECTION (See Figure 1) One circuit used is the Voltage Loss Detection cir-cuit. This is a very simple circuit that detects a loss of a particular power supply and supplies a Pull-Down path for the base of a PNP transistor. This circuit consist of a diode connected by its cath-ode to a positive B+ power supply. Under normal conditions, the diode is reversed biases, which keeps the base of Q1 pulled up, forcing it OFF. However, if there is a short or excessive load on the B+ line that’s being monitored, the diode in effect will have a LOW on its cathode, turning it ON. This will allow a cur-rent path for the base bias of Q1, which will turn it ON and generates a Shutdown Signal.
(Continued on page 10)
Any PositiveB+ Supply
B+
Q1
Shut-Down Signal
VoltageLoss
Detector
Figure 1
PAGE 01-09
DP-2X LOW VOLTAGE POWER SHUT DOWN EXPLANATION
VOLTAGE TOO HIGH DETECTION (See Figure 2) Another circuit used is the Voltage Too High Detec-tion circuit. In the example shown in Figure 2, the zener diode D1 is connected to a voltage divider. If the voltage source rises too high, the voltage at the divider center point will rise as well and trigger or fire the zener diode which produces a Shutdown signal. EXCESSIVE CURRENT DETECTION (See Figure 3) One very common circuit used in many Hitachi tele-vision products is the B+ Excessive Current Sensing circuit. In this circuit is a low ohm resistor in series with the particular power supply, (labeled B+ in the drawing). The value of this resistor is determined by the maximum current allowable within a particular power supply. In the case of Figure 1, the value is shown as a 0.47 ohm, however it could be any low ohm value. When the current demand increases, the voltage drop across the resistor increases. If the volt-age drop is sufficient to reduce the voltage on the base of the transistor, the transistor will conduct, producing a Shutdown signal that is directed to the appropriate circuit. NEGATIVE VOLTAGE LOSS DETECTION (See Figure 4) The purpose of the Negative Voltage Loss detection circuit is to compare the negative voltage with its’ counter part positive volt-age. If at any time, the negative voltage drops or disappears, the circuit will produce a Shutdown signal. In Figure 5, there are two resistors of equal value. One to the positive voltage, (shown here as +12V) and one to the negative voltage, (shown here as -12V). At their tie point, (neutral point), the voltage is effectually zero (0) volts. If however, the negative voltage is lost due to an excessive load or defective negative voltage regulator, the neutral point will go positive. This in turn will cause the zener diode to fire, creating a Shutdown Signal. SPECIFIC INFORMATION: In addition, there are 7 Hot Ground side Shutdown inputs that are specifically detected by the main power driver IC I901. These sensors circuits protect I901 from excessive current, temperature or over voltage. HOT GROUND SIDE SHUT DOWN SENSING CIRCUITS. (Specific to I901). LATCHED SHUT DOWN MONITORS: (AC must be removed to recover). 1. (OVP) Pin 3 is monitored for Over Voltage Protection at pin 3 of I901. 2. (TSD) I901 itself is monitored for Excessive Heat. This block is labeled TSD. (Thermal Sensing Device). 3. (OLP) Over Load Protection monitors the difference between the Hot Ground and Floating Ground. RECOVERING SHUT DOWN INPUT: (Driver IC will recover on it’s own when trouble is removed.) 4. (OCP) Pin 5 monitors the low ohm resistors, R908, R909, and R910. If these resistors have an excessive
(Continued on page 11)
Any PositiveB+ SupplyVoltage Too High
Detector
Shut-Down Signal Figure 2
Current Sensor
BaseBias
B+
Shut-Down Signal
R1 0.47
Figure 3
VoltageLoss
Detector
+12V -12V
Shut-Down Signal
Figure 4
PAGE 01-10
DP-2X LOW VOLTAGE POWER SHUT DOWN EXPLANATION
current condition caused by monitoring the current through the internal Switch MOS FET, the voltage will rise and pin 5 has an internal Over Voltage detection op-amp. If this voltage rises enough to trigger this op-amp, the IC will stop producing a drive signal.
5. (ABS) Pin 4 also has C915 monitoring spike current in case the CRTs “Snap” indicating a quick discharge of High Voltage.
6. (BD) Pin 7 Monitors the Run Voltage generated by pin 18 of T901 for excessive voltage. COLD GROUND SIDE SHUT DOWN SENSING CIRCUITS. (AC must be removed to recover). (See DP-27 Signal Power Supply (Low Voltage) Shut-Down Circuit Diagram for details) Looking at Pin 2 of I905 the shut down events are triggered by two routes. D963, D962: The cathode of D963 is connected through R982 to pin 10 of PPS3. This in turn is connected to R298 which is connected directly to the 3.3V power supply produced by IP81 on the Signal PWB. If something were to load this line down, D963 would forward bias and supply a current path for pin 2 of I905. This in turn would produce a Shut Down event. See Power Supply Shutdown Photo Coupler I905 Explanation on the previous page. Q910: This transistor’s base is connected to Q911 through D955. Q911 emitter is connected to Q912. This transistor is the Shut down enable circuit. DP-27 SHUT DOWN CIRCUIT: There are a total of 3 individual Shutdown inputs to the photo coupler I905. There are a total of 3 individual Shutdown inputs to the Relay Inhibit transistor Q903 from the power supply. There are a total of 4 individual Shutdown inputs to the Relay Inhibit transistor Q903 from the Deflection Cir-cuit. For a total of 10 individual Shutdown inputs that will kill the Lo Voltage Power Supply. (Note: The Hi Volt-age Power Supply Shutdown will be discussed later.) All of the Cold Ground side Shutdown detection circuits can be categorized by the two previously described cir-cuits In the following explanation, the Shutdown circuits will be grouped. This will assist the Service Technician with trouble shooting the Chassis, by understanding these circuits and having the associated circuit routs, the techni-cian can then “Divide and Conquer”. Voltage Loss Detection through I905 Photo coupler
• Shorted STBY +3.3V generated by IP81 and monitored by (R298) on Signal PWB through PPS3 pin 10 to (D963) on Low Voltage Power Supply PWB. Labeled PROT-SBY on the Schematic.
• Shorted SW+2.2V (IP52 pin 5) on Signal PWB monitored by RP53 through PPS3 pin 11 to to (D961) on Low Voltage Power Supply PWB. Labeled PROT-SW on the Schematic.
• Shorted SW+3.3V (IP52 pin 2) on Signal PWB monitored by DP53, RP53 through PPS3 pin 11 to to (D961) on Low Voltage Power Supply PWB. Labeled PROT-SW on the Schematic.
• Shorted SW+5V (IP53 pin 2) on Signal PWB monitored by DP54, RP53 through PPS3 pin 11 to to (D961) on Low Voltage Power Supply PWB. Labeled PROT-SW on the Schematic.
Q903 Relay Inhibit Activation. From the Power Supply. SW +115V Voltage Too High Detection
• Monitored by (D927) See additional Shut Down Circuit Diagram for details. SW +115V Excessive Current Detection
• Monitored by (Q905) See additional Shut Down Circuit Diagram for details
(Continued on page 12)
PAGE 01-11
DP-2X LOW VOLTAGE POWER SHUT DOWN EXPLANATION
SW –28V Loss Detection • Monitored by (D937) See additional Shut Down Circuit Diagram for details
From the Deflection Circuit PPD3 connector pin 6. Vertical B+ 28V Voltage Excessive Current Detection
• Monitored by (Q604) See Deflection Protect Power Supply Shutdown Diagram for details. Excessive High Voltage Detection
• Monitored by (DH15) See Deflection Protect Power Supply Shutdown Diagram for details. -5V Loss Detection
• Monitored by (DK90) See Deflection Protect Power Supply Shutdown Diagram for details. Side Pincushion Failure Detection
• Monitored by (D702, D703) See Deflection Protect Power Supply Shutdown Diagram for details If any one of these circuits activate the base of Q903 will go High and remove the Power On High from PPS3 connector pin 4 and the power supply will STOP. SOME SHUTDOWN CIRCUITS ARE DEFEATED IN STANDBY MODE. (Set Off). As indicated in the Power Supply (Lo Voltage) Shutdown circuit diagram, 3 of the shut down inputs are not ac-tive when the set is in standby.
• Shorted SW+2.2V (IP52 pin 5) on Signal PWB monitored by RP53 through PPS3 pin 11 to to (D961) on Low Voltage Power Supply PWB. Labeled PROT-SW on the Schematic.
• Shorted SW+3.3V (IP52 pin 2) on Signal PWB monitored by DP53, RP53 through PPS3 pin 11 to to (D961) on Low Voltage Power Supply PWB. Labeled PROT-SW on the Schematic.
• Shorted SW+5V (IP53 pin 2) on Signal PWB monitored by DP54, RP53 through PPS3 pin 11 to to (D961) on Low Voltage Power Supply PWB. Labeled PROT-SW on the Schematic.
These voltage loss sensing circuits are defeated because the SW (Switched) power supplies are turned off in standby. So to prevent faults triggering of the shutdown circuit, the sensing circuits are turned off also.. Q911 supplies the high for shutdown if any of the voltage loss circuits become activated. Q911 requires emitter voltage to operated. Emitter voltage is supplied from the emitter of Q912. Q912s base is connected to the power on/off line. When the set is not on or turned off, the power on/off line goes Low. This Low pulls the cathode of D956 low, removing the base voltage of Q912 turning it OFF. This removes the emitter voltage from Q911 and this circuit can not function. The base of Q912 is also connected to the SW +6V line. This voltage must be active for this circuit to function. B+ GENERATION FOR THE LOW VOLTAGE POWER SUPPLY DRIVER IC: Vcc for the Driver IC is first generated by the AC input. This voltage is called Start Up Voltage. I901 requires 16V DC to operate normal. However, it will begin operation at 6.8V DC on pin (3) of I901. When AC is applied, AC is routed through the main fuse F901 (a 6 Amp fuse), then through the Line filter L901 to prevent any internal high frequency radiation for radiating back into the AC power line. After passing the fil-ters it arrives at the main full wave bridge rectifier D901 where it is converted to Raw 150V DC voltage to be supplied to the power supply switching transformer T901 pin (2). However, one leg of the AC is routed to a half wave rectifier D904 where it is rectified, routed through R906 and R907 (both a 68K ohm resistor), filtered by C911, clamped by a 30V Zener D907 and made available to pin (3) of I901 as start up voltage. When this voltage reaches 6.8Vdc, the internal Regulator of I901 is turned On and begins the operation of I901. When the power supply begins to operate by turning on and off the internal Switch MOS FET, the Raw 150V DC routed through T901, in on pin 1 (Drain) and out on pin 2 which is the Source. The Source of the internal Switch MOS FET is routed out of pin (2) through three low ohm resistors to hot ground. When the internal Switch MOS FET turns on, it causes the transformer to saturate building up the magnet field. When the internal Switch MOS FET turns off, the magnet field collapses and the EMF is coupled over to the secondary windings, as well as the drive windings. The drive windings at pin (8) produce a run voltage pulse which is rectified by D905, filtered by C911 then routed clamped by D907 and now becomes run voltage (16V) for I901 pin 3.
PAGE 01-12
R963220
D963
R982
R968
I901Power IC
3
D905 8
9
T901
1
23
I905
4
Protect _Sby3.3V Reg
Power _1
10
11
DP-2X SIGNAL POWER SUPPLY (Low Voltage) SHUT-DOWN CIRCUIT
16.3V
PAGE 01-13
D941
Protect _DefC944
PPS3
PPD3
D933
AC
OffOn
16.97V Control +6V
Vin
C919
R9621K
R962
R969
R93910K
R938
R940
R966
R967 R965
R964R921
R922
R920
R91947 Ohm
R956
R906 R907
R913
Q904C987
C957
Q908
Q907
R959
R960D954
S901Relay
See Relay ControlDiagram for allRelay Controls
C911 D907
AC
D904
Q901
Q902
C920
C955
D952
PPS3
D962HZS3C1
10
Q910
C969
D955Q911
C970
Q912
I9092
Sby +5V
S-903 SW +6VSupply Relay
+6V
SW +6V
C971
D956
4
D957
D960D96111
8
Protect _Sw+5V Reg
SW +35VR980
SW +35VS-905
SW +35VSupplyRelay
To RP53Monitors IP52
and IP53
To R298Monitors IP81
MonitorsSW +5V
SW +3.3VSW +2.5V
andStby +3.3V
for Short
6
4 from DeflectionSee Deflection Shut
Down Circuits
See additionalPower Supply Shut
Down Circuits
A
Q903
Sby +5V
C956
D946
HZS4A1
HZS11B1
To Hi VoltPowerSupply
DP-2X SW +115V POWER SUPPLY REGULATION EXPLANATION
PAGE 01-14
Hi-Voltage Power Supply Circuit Diagram explanation: (See DP-27 Chassis Power Supply SW+115V Regulation Circuit Diagram for details) THIS POWER SUPPLY RUNS ONLY WHEN THE SET IS TURNED ON: TURNING ON THE SW +115V POWER SUPPLY: When the Set is turned on, the Microprocessor I001 Outputs a Power On command via pin 59. This Power On command is routed through Q025 and Q026 to the PPS3 connector pin 4. This High will be passed to the base of Q908 provided the Short Detection Shut Down sensor Q903 isn’t activated. When the base of Q908 goes high, it’s emitter will go high and drive the base of Q907 high turning it on. This will supply a ground path for the power on Relay S901 turning it on. When the relay is energized, AC is supplied to the Bridge rectifier D902. See Relay Controls on the Power Supply for details. This rectifier develops raw 150V which is routed through F903 to Pins 1 and 2 of T902. This voltage is routed through the primary coil inside T902 and out pins 5 and 6 to pin 3 of I902 which is the Drain of the internal Switch MOS FET. The Ground return path for the primary voltage is out pin 2 of I902 which is the Source of the internal Switch MOS FET and then through three low ohm resistors R926, R927 and R928. See SW+115V Regulation Circuit Diagram for details. SW +115 REGULATION SW +115V pulse is generated from pin 11 of T902. This pulse is rectified by D915, filtered by C927 and then routed through the Excessive Current sensing circuit R941 and Q905. The primary route for the SW +115V is through E907, L914 to pin 9 and 10 of PPD6 and output as SW +115V to the Deflection Circuit. However, the regulation route is through E906 to pin 1 of I907. Internally, the regulator transistor works as a variable resistor whose resistance is dependant upon the SW +115V voltage fluctuations. The internal variable resistor manipulates the current flow from pin 2 to pin 3 ground. This will cause the voltage at pin 2 of I906 to be manipulated. Internally, the LED is illuminated by degrees dependant upon the SW +115V voltage fluctuations. The internal receiver receives this light and acts as a variable resistor from pin 4 to pin 3 which is the regulation control signal. This action causes pin 1 of I902 to manipulate the internal oscillator within I902. This in turn causes the fre-quency of the drive pulse delivered to the Gate of the internal SMOSFET (Switch Metal Oxide Semiconductor Field Effect Transistor) to manipulate the frequency of the pulse generated on the primary of T902. The current drain of the internal SMOSFET is monitored by the three low ohm resistors mentioned above. If this current ex-ceeds a specific value, the voltage developed by these low ohm resistors is routed back into pin 1 which is the Over Current Protection circuit as well as the Regulation Control pin. This pin will inhibit the drive signal to the gate of the SMOSFET. As soon as the excessive current situation is eliminated, the IC will recover and continue functioning. B+ GENERATION FOR THE HIGH VOLTAGE POWER SUPPLY DRIVER IC: Vcc for the Driver IC is first generated by the AC input. This voltage is called Start Up Voltage. I902 requires 16V DC to operate normal. However, it will begin operation at 6.8V DC on pin 4 of I902. When AC is applied to the main full wave bridge rectifier D902 where it is converted to Raw 150V DC voltage to be supplied to the power supply switching transformer T902 pin 1 and 2. However, one leg of the AC is routed to a half wave rectifier consisting of R924 and R925 (both a 3.9K ohm re-sistor), filtered by C923, clamped by a 36V Zener D912 and made available to pin 4 of I902 as start up voltage. When this voltage reaches 6.8Vdc, the internal Regulator of I902 is turned On and begins the operation of I902. When the power supply begins to operate by turning on and off the internal Switch MOS FET, the Raw 150V DC routed through T902, in on pin 1 (Drain) and out on pin 2 which is the Source. The Source of the internal Switch MOS FET is routed out of pin (2) through three low ohm resistors to hot ground. When the internal Switch MOS FET turns on, it causes the transformer to saturate building up the magnet field. When the internal Switch MOS FET turns off, the magnet field collapses and the EMF is coupled over to the secondary windings, as well as the drive windings. The drive windings at pin (8) produce a run voltage pulse which is rectified by D911, filtered by C923 then routed clamped by D912 and now becomes run voltage (16V) for I902 pin 4. The RED LED D915 can be used to determine if the B+ to I902 is present or not.
DP-2X CHASSIS POWER SUPPLY SW +115V REGULATIONHigh Voltage Power Supply
PAGE 01-15
D915
R930Run
I902Driver/
Output IC
I906
AC
4
Regulator Photocoupler
3
1
2
Start Up
Osc B+
16.3V
4
7.5P/P
R925R924
D912
C92
3
R934
R932
D911
1RED L.E.D.
From Relay S901
Hot Ground frompin 9 of T902
6
D914
D913
SW + 115V
R935R931
D922
E9060.5K
I907
3
1 2
PPD6L914
9
10
0.69ASW +115V
SW +115V
11T902
0.47 OhmR941
R945
R946
12
C933
C927
Q905
C945R943 R942
D924
D928
D9153K
E907
DeflectionB+ 115V
C942 C941
R936
X-RayProtect
D927D925
D926
8T902
9
C926
R937FB
OCP
3 2
R929
150VFrom Bridge D902
F903
12
5
6
T902 R926R927R9280.22Ohm
D S
Cold Ground frompin 12 of T902
C905
AC for D902Supplied from
Relay S901
DP-2X ADDITIONAL SHUTDOWN CIRCUITS EXPLANATION
PAGE 01-16
Additional Power Supply Shut Down Circuit Diagram explanation: (See DP-27 Additional Power Supply Shut Down Diagram for details) Use this explanation and Diagram in conjunction with the following diagrams. DP-2X Signal Power Supply (Low Voltage) Shut Down Circuit (Continuation A) The following circuits are routed to the Lo Voltage Shut Down Circuit through connection point (A) de-picted on the Circuit drawing: SW +115V EXCESSIVE CURRENT DETECTION (See Figure 1) One very common circuit used in many Hitachi tele-vision products is the B+ Excessive Current Sensing circuit. In this circuit is a low ohm resistor in series with the SW +115V. The value of this resistor 0.47 ohm. When the current demand increases, the voltage drop across the resistor increases. If the voltage drop is sufficient to reduce the voltage on the base of Q905, the transistor will conduct, producing a Shut-down signal that is directed to the appropriate circuit indicated on the drawing as point (A). NEGATIVE VOLTAGE LOSS DETECTION (See Figure 2) The purpose of the Negative Voltage Loss detection circuit is to compare the negative voltage with its’ counter part positive volt-age. If at any time, the negative voltage drops or disappears, the circuit will produce a Shutdown signal. In Figure 2, there are two resistors of equal value, (15K). One to the positive voltage SW +28V and one to the negative voltage SW –28V. At their tie point, (neutral point), the voltage is effec-tually zero (0) volts. If however, the negative voltage is lost, the neutral point will go positive. This in turn will cause the zener diode D937 to fire, creating a Shutdown Signal through D936 and on to the appropriate circuit indicated on the drawing as point (A). Note: The LED D940 used for visual trouble shooting is illuminated by the current draw from +28V to the –28V supply. VOLTAGE TOO HIGH DETECTION (See Figure 3) Another circuit used is the Voltage Too High Detec-tion circuit. In the example shown in Figure 3, the zener diode D927 is connected to a voltage divider. If the voltage source rises too high, the voltage at the divider center point will rise as well and trigger or fire the zener diode which produces a Shutdown signal through D926 and on to the appropriate circuit indi-cated on the drawing as point (A).
Current Sensor
BaseBias
SW +115V
Shut-Down Signal
R941 0.47
Q905
Figure 1
VoltageLoss
Detector
SW +28V
Shut-Down Signal
D940
D936
D937
SW -28V
Figure 2
D926
SW +115V
Shut-DownSignal
Voltage TooHigh Detector
D927
Figure 3
DP-2X ADDITIONAL POWER SUPPLY SHUT DOWN DIAGRAM
PAGE 01-17
SW +28V
SW -28V
11
T902
Deflection B+ (115V)Excessive Voltage Det.
Deflection B+ 115V
0.47 Ohm
Deflection B+ (115V)Excessive Current Det.
SW-28V Short or Loss Det.
R941
R945
R946
R944
R952 R951
See Signal Power Supply(Lo Voltage)
Shut Down CircuitDiagram
for continuation.
12
C933
C927
Q905
C945R943 R942
D924D928
D927
D926
C946 D925
D936
D937
D940
14
T902
C935
C929
D917
15
T902
13
C934
C928
D915
-
+
L912
+
C949D971
-
D918
-
L913
+C950
-
+
PPD6
SW +28V
3
4
Gnd
Gnd
10KE901
10KE902
3KE907
L9149
10
0.69A
0.575A
1.09A
L915
L916
5
1
2
SW +115V
SW +115V
Deflection B+ 115V
A
DP-2X PROTECT SHUTDOWN CIRCUIT EXPLANATION
PAGE 01-18
Protect Shut Down Circuit Diagram explanation: (See DP-27 Protect Shut Down Diagram for details) Use this explanation and Diagram in conjunction with the following diagram, DP-2X Signal Power Supply (Low Voltage) Shut Down Circuit (PROTECT _DEF) The following circuits are routed to the Lo Voltage Shut Down Circuit through connection point (PROTECT _DEF) depicted on the Circuit drawing: EXCESSIVE HIGH VOLTAGE DETECTION Whenever the High Voltage fluctuates, every other pin off the flyback will fluctuate as well. In this case, a lower voltage source can be used to determine the status of the High Voltage. Pin 5 (50P) is used to monitor for excessive High Voltage. The pulse off the flyback is rectified by DH13 and filtered by CH17. This voltage sets on the cathode of two zener diodes DH15 and DH14. DH15 is a HZ22V zener. If the voltage at the cathode rises too high, the zener will fire and send a Shut Down signal through PPD3 pin 6. This signal is routed to the appropriate circuit on the Lo Voltage Shut Down Circuit. The Shut Down signal is depicted as PROTECT _DEF. DH14 is a HZ36V zener. If the voltage at the cathode rises too high, the zener will fire and send a Shut Down signal through to pin 7 of IH01 which is the OVP input pin. This high will cause IH01 to stop producing the Hi Voltage Drive signal from pin 1. EXCESSIVE CURRENT TO THE VERTICAL OUTPUT IC DETECTION (See Figure 1) This circuit uses a low ohm resistor R629 in series with the SW +28V. The value of this resistor 0.68 ohm. When the current demand increases, the volt-age drop across the resistor increases. If the voltage drop is sufficient to reduce the voltage on the base of Q604, the transistor will conduct, producing a Shut-down signal through D608 through PPD3 pin 6. This signal is routed to the appropriate circuit on the Lo Voltage Shut Down Circuit. The Shut Down signal is depicted as PROTECT _DEF. SIDE PINCUSHION FAILURE DETECTION If the side pincushion circuit fails in such a way as to produce an excessive high on the cathode of D702 (a HZS7C3) the zener will fire producing a Shutdown signal through D703 through PPD3 pin 6. This signal is routed to the appropriate circuit on the Lo Voltage Shut Down Circuit. The Shut Down signal is depicted as PROTECT _DEF. -5V LOSS DETECTION The purpose of the Negative Voltage Loss detection circuit is to compare the negative voltage with its’ counter part positive voltage. If at any time, the nega-tive voltage drops or disappears, the circuit will produce a Shutdown signal. In Figure 2, there are two resistors of equal value. One to the positive voltage +5V and one to the negative voltage -5V). At their tie point, (neutral point), the voltage is effectually zero (0) volts. If the negative voltage is lost, the neutral point will go positive. This high is routed through DK90 through PPD3 pin 6. This signal is routed to the appropriate circuit on the Lo Voltage Shut Down Cir-cuit. The Shut Down signal is depicted as PROTECT _DEF.
Current Sensor
BaseBias
SW +28V
Shut-Down Signal
R629 0.68
Q604
Figure 1
+5V -5V
Shut-Down Signal
VoltageLossDetectorDK90
Figure 2
PROTECT _DEF
DP-2X DEFLECTION PROTECT POWER SUPPLY SHUTDOWN DIAGRAM
PAGE 01-19
Side Pin FailureHigh Det.
Flyback
5OP
29.01V
IH01OVP
TH01ABL VoltageToo High Det.
RH32
Hi VoltH. Drive
75LH06
Excessive HiVoltage Det.
RH23
CH17
RK97
DK90
D703 D702HZS7C3
RK98-5V
+5V
Convergence Out Circuit
-5V LossDetection
Normal
Active
3ABL
Stops H. Drive
Side Pincushion Circuit
I601
10
Vertical Output Circuit
R630 R631
C610
6DH15
R629 0.68 Ohm
Q604
28V
D608Excessive Vertical
Current Det.
R632
I701
7
See Power Supply Shut DownCircuit Diagram for continuation.
RH32 allows ABL fluctuations tomanipulate the Trigger Point of Shut
Down as screen brightness varies. ABLis inverse proportionate to brightness.
This prevents false triggering.
Any fluctuations in High Voltage willalso be reflected by the 50P output P/P.By monitoring the 50P (50 Pulse) risesin High Voltage will be sensed. If HighVoltage climbs too high, DH15 will fire
and trigger a shut down event.
A loss of the Negative 5V will cause thepositive 5V to be felt on the anode ofDK90 which forward biases the diode
and delivers a Shut Down high.
If the Vertical Output IC has a problem,R629 will sense the current rise. The
voltage drop will be reflected at the baseof Q604 turning it on and producing a
Shut Down high.
D702 monitors the Side PinDrive IC. If the voltage atpin 7 rises too high, D702will fire generating a Shut
Down high.
High VoltageSensing Circuit
PPD3
DH13
DH144
RH26
R717
RH24
DP-2X LED (Visual Trouble Detection) CIRCUIT EXPLANATION
PAGE 01-20
LED Used for Visual Trouble Shooting Circuit Diagram explanation: (See DP-2X LED (Visual Trouble Detection) Diodes Signal Power Supply Diagram for details) 5 LEDS, 4 GREEN AND 1 RED In the DP-2X chassis, there are 5 total LEDs that can be used for Visual Trouble shooting. 4 Green and 1 Red. Use these LEDs to determine if the set is experiencing a problem. The LEDs can be used in the following ways. OFF: • If the LED is off, then the power supply that is being monitored is unavailable. (Excluding the possibility
that the LED itself is malfunctioning). NOTE: If D940 LED opens, then the set will be in shut down condi-tion because of it’s current flow explained below.
• If the LED turns on but then quickly goes off before the others, then the power supply that is being moni-tored can be suspected.
RED LED D915 D915 is used to monitor the Start Up and Run voltage for the Driver IC I902. This IC is used to generate the fol-lowing voltages. SW +115V 220V HEATER SW+7V SW-7V SW +28V SW -28V This LED is attached to pin 4 of I902. If the voltage is missing, the LED will not light. GREEN LEDs D965, D954, D940 and D928. D965 (Audio +38V)
• Monitors the Audio +38V output from the PPS5 connector pin 1, 2 and 3. D954 (SW +9V)
• Monitors the SW +9V generated by the SW +9V regulator I911 pin 3 output from the PPS4 connector pin 1 and 2.
D940 (SW +28V) • Monitors the SW +28V output from the PPD6 connector pin 1 and 2. • Note: This LED requires the SW –28V power supply to be functioning to operated. If the LED opens, or
the negative SW –28V is shorted, this LED will not illuminate and the set will shut down. D928 (SW +115V)
• Monitors the SW +115V output from the PPD6 connector pin 9 and 10.
PPD6
DP-23, DP-23G and DP-24 CHASSISL.E.D. (Visual Troubleshooting) Low Voltage Power Supply
(5 Total L.E.D. for visual trouble sensing , 4 Green and 1 Red)
C957
1.30AGREEN L.E.D.
D965
R985Audio + 29V
D944T901 L922
C978
PPS5
12
E911
S-902 Audio PowerSupply Relay
34Sty +5V
GREEN L.E.D.D942
C960
PPS41
0.57A
Audio Gnd12
11
SW + 9V
8
9
L921
R992
34
GndGnd
567
GREEN L.E.D.
C933
C927
90.69A
SW + 115V
12
11
67
Gnd
Gnd
2
5 Gnd
L924E909
I911SW+9V
Reg 3
2
5
1
1.92A
C955
Power _1R990
PPS3
4
4R977
R976
C977
OnOff
+115V D915 R941 0.47 Ohm E907
D928
L914
10R945
R946
T902
+115VOver
Current
1.55A
Q905
D915
R930
Run
I902Driver/Output IC
I906AC
4
Regulator Photocoupler
3
1
2
From I907 pin 2 ofRegulator IC
Start UpOsc B+
16.3V
4
7.5P/PR925R924
D912C923
R934
R932
D911
1RED L.E.D.
FromRelayS901
Hot Ground frompin 9 of T902
SW + 115V
GREEN L.E.D.C935 C929
11.09A
+ 28V
13
14+28V
D918
E902
D940
L916
2R952
T902
+ 28VC950
L913
D937 D936
See ShutDown Circuit
1.13A
6
D914
D913
C962
R979
D954
C945
From Pin 8 T902
SW + 115V
R935R931
R922
Audio GndAudio GndAudio Gnd
T901
PAGE 01-21
- 28VR951
PPD6
DP-26 CHASSIS L.E.D. (Visual Trouble Detection) Diodes Signal Power Supply
(5 Total L.E.D. for visual trouble sensing observation, 4 Green and 1 Red)
C957
1.55AGREEN L.E.D.
D965
R985Audio + 38V
D944T901 L922
C978
PPS5
12
E911
S-902 Audio PowerSupply Relay
34Sby+5V
GREEN L.E.D.D942
C960
PPS41
0.67A
Audio Gnd15
14
SW + 9V
11
12
L921
R992
34
GndGnd
567
GREEN L.E.D.
C933
C927
90.69A
SW + 115V
12
11
67
Gnd
Gnd
2
5 Gnd
L924E909
I911SW+9V
Reg 3
2
5
1
1.92A
C976
Power _1R990
PPS3
4
4R977
R978
C977
OnOff
+115V D916 R941 0.47 Ohm E907
D928
L914
10R945
R946
T902
+115VOver
Current
1.55A
Q905
D915
R930
Run
I902Driver/Output IC
I906AC
4
Regulator Photocoupler
3
1
2
From I907 pin 2 ofRegulator IC
Start UpOsc B+
16.3V
4
7.5P/PR925R924
D912C923
R934
R932
D911
1RED L.E.D.
FromRelayS901
Hot Ground frompin 9 of T902
SW + 115V
GREEN L.E.D.
C935 C929
11.09A
+ 28V
13
14+28V
D918
E902
D940
L916
2R952
T902
+ 28VC950
L913
D937 D936
See ShutDown Circuit
1.13A
5
D914
D913
C962
R979
D954
C945
From Pin 8 T902
SW + 115V
R935R931
D922
Audio GndAudio GndAudio Gnd
T901
- 28VR951
R937
PAGE 01-22
PPD6
DP-27/D CHASSIS L.E.D. (VISUAL TROUBLE DETECTION) DIODES SIGNAL POWER SUPPLY(5 Total L.E.D. for visual trouble sensing observation, 4 Green and 1 Red)
PAGE 01-23
C957
1.55AGREEN L.E.D.
D965
R985Audio + 38V
D944T901 L922
C978
PPS5
12
E911
S-902 Audio PowerSupply Relay
34Sby+5V
GREEN L.E.D.D942
C960
PPS41
0.67A
Audio Gnd15
14
SW + 9V
8
9
L921
R992
34
GndGnd
567
GREEN L.E.D.
C933
C927
90.69A
SW + 115V
12
11
67
Gnd
Gnd
2
5 Gnd
L924E909
I911SW+9V
Reg 3
2
5
1
1.92A
C976
Power _1R990
PPS3
4
4R977
R978
C977
OnOff
+115V D916 R941 0.47 Ohm E907
D928
L914
10R945
R946
T902
+115VOver
Current
1.55A
Q905
D915
R930
Run
I902Driver/Output IC
I906AC
4
Regulator Photocoupler
3
1
2
From I907 pin 2 ofRegulator IC
Start UpOsc B+
16.3V
4
7.5P/PR925R924
D912C923
R934
R932
D911
1RED L.E.D.
FromRelayS901
Hot Ground frompin 9 of T902
SW + 115V
GREEN L.E.D.
C935 C929
11.09A
+ 28V
13
14+28V
D918
E902
D940
L916
2R952
T902
+ 28VC950
L913
D937 D936
See ShutDown Circuit
1.13A
5
D914
D913
C962
R979
D954
C945
From Pin 8 T902
SW + 115V
R935R931
D922
Audio GndAudio GndAudio Gnd
T901
- 28VR951
R937
NOTES
DP-2X CHASSIS DIAGRAMS
MICROPROCESSOR INFORMATION
SECTION 2
THIS PAGE LEFT BLANK
DP-2X MICROPROCESSOR DATA COMMUNICATIONS CIRCUIT EXPLANATION
PAGE 02-02
PinP Tuner U302 (monaural only, but audio not used). The Microprocessor controls the Main Tuner by SDA2 (Data) and SCL2 (Clock) I2C communication lines. SCL2 and SDA2 lines for the Main Tuner are output from the Microprocessor at pins (31 SDA2 and 28 SCL2) respectively. These lines go directly to the Main Tuner, SDA2 at pin (5) and SCL2 at pin (4). These lines control band switching, programmable divider set-up information, pulse swallow tuning selection, etc... EEPROM I003 The EEPROM is ROM for many different functions of the Microprocessor. Channel Scan or Memory List, Cus-tomer set ups for Video, Audio, Surround etc… are memorized as well. Also, some of the Microprocessors inter-nal sub routines have variables that are stored in the EEPROM, such as the window for Closed Caption detection. Data and Clock lines are SDA1 from pin (30) of the Microprocessor to pin (5) of the EEPROM and SCL1 from pin (29) of the Microprocessor to pin (6) of the EEPROM. Data travels in both directions on the Data line. Flex Converter FC04 The projection television is capable of displaying NTSC as well as ATSC (SDTV) including HD (High Defini-tion). The Flex Converter is responsible for receiving any video input and converting it to 33.75 Khz output. This output is controlled by sync and by the customer’s menu and how it is set up. The set up can be 4X3 or 16X9 for DTV, or letterbox. This set also has something called “16X9 Normal Mode”. This bypasses the Flex Converter completely and inputs the 1080i signal directly to the Rainforest IC I401. The Flex Converter can take any NTSC, S-In, Component, NTSC or Progressive, Interlaced, 480I, 720P, 1080i signal. Control for the Flex Converter is Clock, Data and Enable lines. Clock, Data and Enable lines for the Flex Converter are output from the Microprocessor at pins (52 Data, 53 Clock and 55 FCENABLE). The FCENABLE line is routed through the PFC1 connector pin 12 and the FCDATA line is routed through the PFC1 connector pin 11, the FC Clock is routed through the PFC1 connector pin 10. The Clock, Data and Enable lines must be routed through the Level Shift IC I007 to be brought up to 5V. Clock is input to I007 at pins (2 Clock) and is output at pins (18). Data is input to I007 at pins (4 Clock) and is output at pins (16). Enable is input to I007 at pins (6 Clock) and is output at pins (14). Data from the Flex Converter is also sent back to the Microprocessor. Data from the Flex is sent out of the PFC1 connector pin 11 to pin 5 of I007, level shifted down to 3.3V and output at pin 15 into pin 51 of the Microproces-sor I001. Level Shift I007 The Microprocessor operates at 3.3Vdc. Most of the Circuits controlled by the Microprocessor operate at 5Vdc. The Level Shift IC steps up the DC voltage to accommodate. • Pin 18 outputs a Clock signal, used by the Flex Converter • Pin 14 outputs an Enable signal, used by the Flex Converter • Pin 16 outputs a Data signal, used by the Flex Converter. • Pin 15 outputs Data, sent from the Flex Converter Rainforest I401 (Video/Chroma Processor) The Video Processing IC (Rainforest) is responsible for controlling video/chroma processing before the signal is made available to the CRTs. Some of the emphasis circuits are controlled by the customer’s menu. As well as some of them being controlled by AI, (Artificial Intelligence). Communication from the Microprocessor via pins (31 SDA2 and 28 SCL2) to the Rainforest IC pins (31 and 30) respectively. BBE Control IA01 (Surround) The DP-2X chassis utilizes BBE Surround. Communication from the Microprocessor via pins (31 SDA2 and 28 SCL2) to the BBE IC pins (13 and 14) re-spectively.
(Continued on page 3)
DP-2X MICROPROCESSOR DATA COMMUNICATIONS CIRCUIT EXPLANATION
PAGE 02-03
ON THE TERMINAL PWB: (Through the connector PST2) A/V Selector IX01 The A/V Selector IC is responsible for selecting the input source for the Main Picture as well as the source for the PinP or Sub picture. Communication from the Microprocessor via pins (30 SDA1 and 29 SCL1) to the PST2 connector pins (5 and 4) respectively then to IX01 pins (34 and 33) respectively. Main Video Chroma IZ02 The Main Video Chroma IC processes the video and chroma from the 3D Y/C circuit for the main picture. It re-ceives the Y and chroma and prepares it for the Flex Converter by outputting Y Cr/Cb (NTSC Only). Communi-cation from the Microprocessor via pins (31 SDA2 and 28 SCL2) to connector PST2 pins (2 and 1) then to IZ02 pins (13 and 14) respectively. Sub Video Chroma IZ01 (PinP) The PinP Video Chroma IC processes the video and chroma from the 2 Line Comb filter circuit for the Sub pic-ture. It receives the Y and chroma and prepares it for the Flex Converter by outputting Y Cr/Cb (NTSC Only). Communication from the Microprocessor via pins (31 SDA2 and 28 SCL2) to connector PST2 pins (2 and 1) then to IZ02 pins (13 and 14) respectively. Y Pr/Pb Selector IX02 Any input that is not already in the Y Pr/Pb or Y Cr/Cb state, will have be converted to this state by I501. The Main Y Pr/Pb Selector IC selects the appropriate input between the Tuner, AV Inputs, S-Inputs or Compo-nents. Communication from the Microprocessor via pins (31 SDA2 and 28 SCL2) to connector PST2 pins (2 and 1) to IX04 pins (31 and 30) respectively. 3D Y/C IW01 (IC mounted directly on the Terminal PWB). The 3D Y/C IC is a Luminance/Chrominance separator, as well as a 3D adder. Separation takes place digitally. Using advanced separation technology, this circuit separates using multiple lines and doesn’t produce dot pattern interference or dot crawl. The 3D effect is a process of adding additional emphasis signals to the Luminance and Chrominance. These signals relate specifically to transitions. Transitions are the point where the signal goes from dark to light or vice versa. The 3D adds a little more black before the transition goes to white and a little more white just before it gets to white. It also adds a little more white just before it goes dark and a little more dark just before it arrives. This gives the impression that the signal pops out of the screen or a 3D effect. The Microprocessor communicates with the 3D Y/C IC via I2C bus data and clock. The communications ports from the Microprocessor are pins (31 SDA2 and 28 SCL2) to connector PST2 pins (2 and 1) to the 3D Y/C IW01 pins (60 and 59) respectively. The Microprocessor also is able to turn on and off circuits within the 3D Y/C circuit determined by customer menu set-up. DP-26 MICROPROCESSOR DATA COMMUNICATIONS DIAGRAM The DP-26 has the addition of the Digital Module (ATSC Tuner).
DP-
23, 2
3G, 2
4, 2
7 an
d 27
D C
HA
SSIS
MIC
RO
PRO
CES
SOR
DA
TA C
OM
MU
NIC
ATI
ON
S C
IRC
UIT
DIA
GR
AM
PAGE 02-04
IOO
1
2831SC
L2SD
A2
SIG
NAL
PW
B
FCEn
able
I007
3.3V
-> 5
VL
evel
Shi
ft18
55
PST
2
IX01
A/V
Sel
ect
SCL1
SDA
1
2930SC
L1SD
A1
IOO
3EE
PRO
M
5 6SD
A1
SCL1
Term
inal
PW
B
33345
FCD
ata
51
SDA
2I4
01R
ainf
ores
tSw
eep
Con
t.3031
SCL2
IA01
BB
E C
ontr
ol1314
IW01
3D-Y
/C
4 2 1
SDA
1
SCL1
����������������������������������������������������������������
�� ��������������������������������������������������������������
����������������������������������������������������������������
�� ��������������������������������������������������������������
����������������������������������������������������������������
����������������������������������������������������������������
����������������������������������������������������������������
FC C
lock
FCD
ata
FC04
FLEX & PinP
PFC
1 FC E
nabl
e1211 10
U30
3
16 14615
Dat
a / K
ey O
ut 2
524
5
2C
lock
/ K
ey O
ut 1
53
SDA
1
SCL1
6059
IZ01
Sub
Vid
eo/C
hrom
aY
Pr/
Pb S
W
1314
IZ02
Mai
nV
ideo
/Chr
oma
Y P
r/Pb
SW
1314
IX02
Y P
r/Pb
SELE
CTO
R
2627
SDA
2
SCL2
U30
2Tu
ner
PinP
U30
1T
uner
1 M
ain
5SD
A2
SCL2
4 4SC
L2
SDA
25
SDA
2
SCL2
PiP
Mai
n
PMS1
DP-
26 C
hass
is M
icro
proc
esso
r D
ata
Com
mun
icat
ions
IOO
1
2831SC
L2SD
A2
SIG
NAL
PW
BFC
Enab
leI0
073.
3V ->
5V
Lev
el S
hift
1855
PST
2
IX01
A/V
Sel
ect
SCL1
SDA
1
2930SC
L1SD
A1
IOO
3E
EPR
OM
5 6SD
A1
SCL1
Term
inal
PW
B
33345
FCD
ata
51
SDA
2I4
01R
ainf
ores
tSw
eep
Con
t.3031
SCL2
IA01
BB
E C
ontr
ol1314
IW01
3D-Y
/C
4 2 1
SDA
1
SCL1
FC C
lock
FCD
ata
FC04
FLEX & PinP
PFC
1 FC E
nabl
e1211 10
U30
3
16 14615
Dat
a / K
ey O
ut 2
524
5
2C
lock
/ K
ey O
ut 1
53
SDA
1
SCL1
6059
IZ01
Sub
Vid
eo/C
hrom
aY
Pr/
Pb S
W
1314
IZ02
Mai
nV
ideo
/Chr
oma
Y P
r/Pb
SW
1314
IX02
Y P
r/Pb
SEL
EC
TO
R
2627
SDA
2
SCL2
U30
2Tu
ner
PinP
U30
1T
uner
1 M
ain
5SD
A2
SCL2
4 4SC
L2
SDA
25
SDA
2
SCL2
PiP
Mai
n
DM
Ena
ble
Out
UD
2002
Dig
ital M
odul
eA
TSC
Tun
er
69
DM
TX
D66
98D
M R
XD
676 2
DM
RES
ET70
DM
SC
K68
4
DM
TX
D
DM
RX
D
DM
SC
K
DM
. EN
OU
T
DM
RES
ET
DM
EN
AB
LE IN
205
DM
EN
IN
PAGE 02-05
DP-2X MICROPROCESSOR NTSC SYNC INPUT CIRCUIT EXPLANATION
PAGE 02-06
Microprocessor NTSC Sync circuit diagram. (See DP-2X Chassis NTSC Sync to Microprocessor Signal Path Diagram for Details) The Microprocessor I001 must have Sync inputs from the Chassis to Lock it’s generation of OSD, Closed Cap-tion, Customer’s Menu, Service Menu, etc….. The Chassis feeds back this information in the form of Blanking pulses and Sync from the Video. The following describes the types of feedback sync signals. (62) H BLK (Horizontal Blanking):
• H Blk is input to the Microprocessor at Pin 62. H Blk is generated from the Deflection Transformer pulse off pin 7 of T701, wave shaped by Q706. Then routed out the PPD2 connector pin 8 to the Power Supply. Then out the PPS2 connector pin 8 to the Signal PWB. From here it is sent to the base of Q024 where it gets level shifted and inverted and into pin 62 of the Microprocessor.
(64) V BLK (Vertical Blanking):
• V Blk is input to the Microprocessor at Pin 64. V Blk is generated from the Vertical Output IC I601 pin 11. Then routed out the PPD2 connector pin 12 to the Power Supply. Then out the PPS2 connector pin 12 to the Signal PWB. From here it is sent to the base of Q023 where it gets level shifted and inverted and into pin 64 of the Microprocessor.
(93) MAIN AFC (Automatic Frequency Control):
• Main AFC is input to the Microprocessor at Pin 93. Main AFC is generated from the Main Tuner U301 pin 16. Then routed to Q020 and Q015. Then into pin 93 of the Microprocessor.
• The Microprocessor uses this input signal to align or adjust the precise Oscillator and Programmable di-vider settings within the Main Tuner for proper Reception.
(92) SUB AFC (Automatic Frequency Control for PinP Tuner):
• Sub AFC is input to the Microprocessor at Pin 92. Sub AFC is generated from the Sub Tuner U302 pin 16. Then routed to Q016 and Q017. Then into pin 92 of the Microprocessor.
• The Microprocessor uses this input signal to align or adjust the precise Oscillator and Programmable di-vider settings within the PinP Tuner for proper Reception.
(100) MAIN CCD IN:
• The Microprocessor receives Main Sync information and strips the Closed Caption Data from line 21. This composite sync signal is supplied to the Microprocessor from I005 pin 14. It uses this same input for stripping V Chip Data.
• When an NTSC component input is supplied to Input 2, this is called 480i. This must also be monitored for Closed Caption data and for V. Chip Data. If Input 2 is selected and it is 480i (NTSC), then the Micro-processor outputs a Main CCD Select signal from pin 73 to I005 pin 11 to select 480i input at pin 13.
• NOTE: Component inputs other than 480i (NTSC) are not able to display Closed Caption Data. (97) Sub CCD IN:
• The Microprocessor receives Sub Sync information and strips the V Chip Data. This composite sync sig-nal is supplied to the Microprocessor from I005 pin 15.
• When an NTSC component input is supplied to Input 2, this is called 480i. This must also be monitored for V. Chip Data. If Input 2 is selected as PinP source and it is 480i (NTSC), then the Microprocessor out-puts a Sub CCD Select signal from pin 74 to I005 pin 10 to select 480i input at pin 1.
(23) M/S Sync Det (Main / Sub Sync Detection):
• The composite sync signal from either Main or PinP (Sub) is supplied to the Microprocessor from I005 pin 4. The Microprocessor uses the Sync signal to activate the AFC loop, and for Auto Programming. When the channels are changed for the PinP Tuner, the Microprocessor outputs a short control signal from pin 24 (SD Sel) to I005 pin 9. I005 then outputs the Sub composite sync signal input on pin 5. Normally this IC outputs the Main composite sync signal input on pin 3.
Mai
n
TV1V
TV2V
S-C
1
PinP
TU
NE
R (M
ono)
Alw
ays P
inP
DP-
23, 2
3G, 2
7 an
d D
P-27
D S
ER
IES
CH
ASS
IS N
TSC
SY
NC
to M
ICR
OPR
OC
ESS
OR
SIG
NA
L P
AT
H
IX01
Lum
/Aud
io S
elec
tor
IC
18
5V
VO
ut1
U30
2
Avx
5 In
PinP
Vid
eo
24 60
Term
inal
PW
B
Sign
al P
WB
2 of
2
Fron
t Con
trol
PW
B
19
Mai
nV
ideo
NTS
C
Aux
Inpu
t 5
21 17
Aux Inputs
U30
1M
ain
Tun
er63
7 9
V3Y
V3C
26S-
5 In
S-3
In19
S3 D
et.
1823
PST1
PFT
PAGE 02-07
PST2
480i
12
Mai
n Y
/Vid
eo
I005 Y
Q00
8
I00115
44Q
X12
Mai
n C
CD
Info
rC
CD
& V
Chi
p
Sub
CC
D In
for
V. C
hip
Dat
a
M/S
Syn
cD
et
SIG
NAL
PW
B 1
of 2
Com
posi
te 3
Com
pone
nt 2
Y
Com
posi
te 5
Aux
Inpu
t 3See Component Sync Separation
Circuit Diagram
Mic
roPr
oces
sor
LoHi M
ain
CC
D S
el
30
For 4
80i
Y C
ompo
nent
Onl
y fo
r CC
D&
V C
hip
NTS
C O
nly
Com
posi
te2
InIn
put 2
Inpu
t 2
Sub
AFC
Mai
n A
FC
Mai
n
Sub
62H
Blk
64V
Blk
V4
222
V3V
Y4
C4
S-Y
1
V3
15
S-C
1
14 10S-
4 In
12
S4 D
et.
Com
posi
te 4
Aux
Inpu
t 4S-
Y1
8V
4
Com
pone
nt 1
YIn
put 1
480i
Onl
y
15X
114
LoHiZ
34
LoHi
93 92
10 119
73 74 24Su
b C
CD
Sel
SD S
el
Q01
9
100
97 23Q01
8
Q00
6
Q00
5
Q00
4
1053
2 125
Sub
1 1348
0i
Sub
CC
D In
Mai
n C
CD
In
480i
Com
posi
te 2
Part
of Ja
ck
Part
of Ja
ck
1128
S4S5
Det
.
Q01
0
Q01
2
16SW
+9V
Y In
(480
i)
59 5
IX02
Q02
4
Q02
3
Q02
0Q
015
Q01
6Q
017
QX
34Q
X33
Q01
4Q
X17
Sub
Y/V
ideo
PiP
Vid
eo a
nd S
ub V
ideo
are
the
sam
e.
Mai
n
TV1V
TV2V
S-C
1
PinP
TU
NE
R (M
ono)
Alw
ays P
inP
DP-
24 C
hass
is M
icro
proc
esso
r Sy
nc In
put
IX01
Lum
/Aud
io S
elec
tor
IC
18
5V
VO
ut1
U30
2
Avx
5 In
PinP
Vid
eo
24 60
Term
inal
PW
B
Sign
al P
WB
2 of
2
Fron
t Con
trol P
WB
19
Mai
nV
ideo
NTS
C
Aux
Inpu
t 5
21 17
Aux Inputs
U30
1M
ain
Tun
er63
5 3
V3Y
V3C
26S-
5 In
S-3
In19
S3 D
et.
1823
PST1
PFT
PST2
480i
12
Mai
n Y
/Vid
eo
I005 Y
Q00
8
I00115
44Q
X12
Mai
n C
CD
Info
rC
CD
& V
Chi
p
Sub
CC
D In
for
V. C
hip
Dat
a
M/S
Syn
cD
et
SIG
NAL
PW
B 1
of 2
Com
posi
te 3
Com
pone
nt 2
Y
Com
posi
te 5
Aux
Inpu
t 3See Component Sync Separation
Circuit Diagram
Mic
roPr
oces
sor
LoHi M
ain
CC
D S
el
30
For 4
80i
Com
posi
teO
nly
for C
CD
& V
Chi
p
Com
posi
te2
InIn
put 2
Inpu
t 2
Sub
AFC
Mai
n A
FC
Mai
n
Sub
62H
Blk
64V
Blk
V4
1022
V3V
Y4
C4
S-Y
1
V3
15
S-C
1
14 10S-
4 In
12
S4 D
et.
Com
posi
te 4
Aux
Inpu
t 4S-
Y1
8V
4
Com
pone
nt 1
YIn
put 1
480i
Onl
y
15X
114
LoHiZ
34
LoHi
93 92
10 119
73 74 24Su
b C
CD
Sel
SD S
el
Q01
9
100
97 23Q01
8
Q00
6
Q00
5
Q00
4
1053
2 125
Sub
1 1348
0i
Sub
CC
D In
Mai
n C
CD
In
480i
Com
posi
te 2
Com
posi
te 2
Part
of Ja
ck
Part
of Ja
ck
128
S4S5
Det
.
Q01
0
Q01
2
16SW
+9V
Y In
(480
i)
59 5
IX02
Q02
4
Q02
3
Q02
0Q
015
Q01
6Q
017
QX
34Q
X33
Q01
4Q
X17
Sub
Y/V
ideo
PiP
Vid
eo a
nd S
ub V
ideo
are
the
sam
e.
PAGE 02-08
Mai
n
TV1V
TV2V
S-C
1
U30
2 Pi
nP T
UN
ER
Alw
ays P
inPD
P-26
SER
IES
CH
ASS
IS N
TSC
SY
NC
to M
ICR
OPR
OC
ESSO
R S
IGN
AL
PATH
IX01
Lum
/Aud
io S
elec
tor
IC
18
5V
VO
ut1
Avx
5 In
PinP
Vid
eo
24 60
Term
inal
PW
B
Sign
al P
WB
2 of
2
Fron
t Con
trol
PWB
19
Mai
nV
ideo
NTS
C
Aux
Inpu
t 5
21 17
Aux Inputs
U30
1M
ain
Tun
er63
7 9
V3Y
V3C
26S-
5 In
S-3
In19
S3 D
et.
1823
PST1
PFT
PAGE 02-09
PST2
480i
12
Mai
n Y
/Vid
eo
I005 Y
Q00
8
I00115
44Q
X12
Mai
n C
CD
Info
rC
CD
& V
Chi
p
Sub
CC
D In
for
V. C
hip
Dat
a
M/S
Syn
cD
et
SIG
NAL
PW
B 1
of 2
Com
posi
te 3
Com
pone
nt 2
Y
Com
posi
te 5
Aux
Inpu
t 3See Component Sync Separation
Circuit Diagram
Mic
roPr
oces
sor
LoHi M
ain
CC
D S
el
30
For 4
80i
Y C
ompo
nent
Onl
y fo
r CC
D&
V C
hip
NTS
C O
nly
Com
posi
te2
InIn
put 2
Inpu
t 2
Sub
AFC
Mai
n A
FC
Mai
n
Sub
62H
Blk
64V
Blk
V4
222
V3V
Y4
C4
S-Y
1
V3
15
S-C
1
14 10S-
4 In
12
S4 D
et.
Com
posi
te 4
Aux
Inpu
t 4S-
Y1
8V
4
Com
pone
nt 1
YIn
put 1
480i
Onl
y
15X
114
LoHiZ
34
LoHi
93 92
10 119
73 74 24Su
b C
CD
Sel
SD S
el
Q01
9
100
97 23Q01
8
Q00
6
Q00
5
Q00
4
1053
2 125
Sub
1 1348
0i
Sub
CC
D In
Mai
n C
CD
In
480i
Com
posi
te 2
Part
of Ja
ck
Part
of Ja
ck
1128
S4S5
Det
.
Q01
0
Q01
2
16SW
+9V
Y In
(480
i)
59 5
IX02
Q02
4
Q02
3
Q02
0Q
015
Q01
6Q
017
QX
34Q
X33
Q01
4Q
X17
Sub
Y/V
ideo
PiP
Vid
eo a
nd S
ub V
ideo
are
the
sam
e.U
D20
02D
igita
l Mod
ule
DM
Y
DM
C
7 528 30
3 5
DP-2X CHASSIS DIAGRAMS
VIDEO INFORMATION
SECTION 3
THIS PAGE LEFT BLANK
DP-2X NTSC VIDEO SIGNAL PATH CIRCUIT EXPLANATION
PAGE 03-01
(See DP-2X Chassis Video Signal Path-NTSC Circuit Diagram for details) It’s important to note that this Chassis horizontal deflection operates at 33.75Khz at all times. Even though this is twice as fast as NTSC, the set will still display NTSC video with no problem. This is accomplished by the Flex Converter. The Flex Con-verter will manipulate any input, be it NTSC, Component 480i, 480P, 720P, 1080i to the appropriate Horizontal Frequency rate of 33.75Khz. This makes this chassis very versatile in it’s application. The following will discuss the signal flow as show in the above listed Circuit Diagram. TUNER INPUTS: These sets utilizes two tuners, (DP-26 also has an ATSC Digital Tuner UD2002) one for the Main picture U301 and one for the PinP (Sub) picture U302. U301 is an intergraded tuner with RF front end, IF decoding, Audio Decoding to Lt/Rt. The tuner communicates with the Microprocessor via I2C bus. (See Microprocessor Data Communications Circuit Diagram for details). The PinP tuner U302 is also an intergraded tuner, however the Audio output is not used. Both tuners output their respected composite video via pin 18. • U301 Main Tuner Output pin 18 to PST1 connector pin 23, to the Selector IC IX01 pin 63. • U302 PinP (Sub) Tuner Output pin 18 to PST1 connector pin 19, to the Selector IC IX01 pin 60. (DP-26 ONLY): • UD2002
◊ LUMINANCE: The ATSC (QAM) Tuner (Digital Tuner) Outputs DM Y from pin 7 to the PST1 connector pin 28, to the Selector IC IX01 pin 3.
◊ CHROMINANCE: The ATSC (QAM) Tuner (Digital Tuner) Outputs DM C from pin 5 to the PST1 connector pin 30, to the Selector IC IX01 pin 5.
These inputs are used while viewing an SDTV or HDTV source, so that there will be an output from the Monitor Video Jack. NOTE: The DP-26 has a Digital Tuner (ATSC-8VSB and Cable QAM Tuner). This tuner is UD2002 which also is the input/output access for IEEE1394. (See the ATSC Block Diagram which is coming up after the Component, OSD and NTSC Diagram). Even though this explanation is related to NTSC, the ATSC tuner is involved because of the Video Output on the (Monitor Out) jack. When ATSC or QAM is viewed, the monitor out just have video out-put. This is accomplished by the ATSC (Digital Tuner) having a Y/C output sent to the NTSC circuit for this pur-pose.
AUXILIARY INPUT: This chassis utilizes 5 separate inputs plus a newly added input called DVI. The following will break down those input routes to the Selector IC IX01. (1) INPUT 1: This input is only for Component Inputs Y Pr/Pb (31.5Khz to 33.75Khz ATSC) and will not accept Compos-
ite on the Y input. Input one’s Y line is input directly into IX02 pin 59 (Y Pr/Pb Selector). (2) INPUT 2: This input will accept Component Inputs Y Pr/ Pv (31.5Khz to 33.75Khz ATSC) or Y Cr/Cb (15,735Hz.
NTSC). It will also accept Composite Video input as long as there is no Pr plug inserted. Input 2 is routed into the Selec-tor IC IX01 pin 30.
(3) INPUT 3: This is NTSC composite input only. It also has an accompanying S-Input. Remember that the S-Input takes priority over composite input, when S-Input is active. Input 3 is routed into the Selector IC IX01 pin 15. The S-Input inputs are pin 10 for Y (Luminance) and pin 17 for C (Chroma). When an S-Jack is inserted into the plug, an internal mechanical switch is activated which produces a low to the Selector IC IX01 pin 21 and the Selector IC notifies the Mi-croprocessor that and S-Jack is installed.
(4) INPUT 4: This is NTSC composite input only. It also has an accompanying S-Input. Remember that the S-Input takes priority over composite input, when S-Input is active. Input 4 is routed into the Selector IC IX01 pin 8. The S-Input in-puts are pin 8 for Y (Luminance) and pin 12 for C (Chroma). When an S-Jack is inserted into the plug, an internal me-chanical switch is activated which produces a low to the Selector IC IX01 pin 14 and the Selector IC notifies the Micro-processor that and S-Jack is installed.
(5) INPUT 5: On the Front Control Panel. This is NTSC composite input only. It also has an accompanying S-Input. Re-member that the S-Input takes priority over composite input, when S-Input is active. Video Input 5 is routed through the PFT connector pin 2 (pin 10 for DP24 only), into the Selector IC IX01 pin 22. The S-Input inputs are routed through the PFT connector pin 7 (pin 5 for DP24 only) for Y and pin 9 (pin 3 for DP24 only) for C, into the Selector IC IX01 pin 24 for Y (Luminance) and pin 26 for C (Chroma). When an S-Jack is inserted into the plug, an internal mechanical switch is activated which produces a low through the PFT connector pin 11 (pin 1 for DP24 only), into the Selector IC IX01 pin 28 and the Selector IC notifies the Microprocessor that and S-Jack is installed.
(Continued on page 03-02)
DP-2X NTSC VIDEO SIGNAL PATH CIRCUIT EXPLANATION
PAGE 03-02
(Continued from page 03-01) COMPOSITE VIDEO PATH: When a composite input is selected, it must be broken down into it respective parts, Y and C. This is accomplished for the Main video by the 3D Y/C and for the PinP (Sub) picture by the 2-Line Comb filter. MAIN: The Main composite output is routed out of the Selector IC IX01 pin 44 to QX13. Then through the video low pass filter comprised of QW01, QW02, and QW04. It arrives at the 3D Y/C chip IW01 pin 88. Here the composite video is sepa-rated into Y/C 3D enhanced, and output on the following pins, Y from pin 84 and C from pin 83. Y COMPONENT (For Composite In). The Y component is then routed through a low pas filter comprised of QW09, LPF XW01, QW10, and QW12 into the Main Video/Chroma Processor IC IZ02. Note too that the Y component is also routed into the PinP (Sub) Video/Chroma Processor IC IZ01 pin 2. This is for when the customer presses the Swap button when the PinP Sub window is on. C COMPONENT: (For Composite In). The C component is then routed through a low pas filter comprised of QW13, LPF XW02, QW14, and QW15. Then the chroma must be routed through the TILT circuit. This circuit compensates for the phase relationship of flesh tones between composite and component. This circuit is comprised of QZ04 and QZ05. Not shown is the switch that enables this phase rota-tion circuit. The output control is from the selector IC IX01 pin 59 to Q207. From QZ05 the Chroma component is routed into pin 16 of the Main Video/Chroma Processor IC IZ02. Note too that the Chroma component is also routed into the PinP (Sub) Video/Chroma Processor IC IZ01 pin 16. This is for when the customer presses the Swap button when the PinP Sub window is on. S-INPUT 3, 4 and/or 5: When the S-Input is selected, it already is separated into it’s Y and C components. In this case, it is routed directly into the Main Video Chroma Processor IZ02. It is output from the Selector IC IX01 pin 44, through QX13, QX25, and into the Main Video Chroma Processor IZ02 pin 4. The Chroma component is output from the Selector IC IX01 pin 47, through QX14, QX26, and into the Main Video Chroma Processor IZ02 pin 19. The responsibility of IZ02 is to now convert the separated Y/C components of the Main picture into a usable format for the Flex Converter. The Flex Converter FC4 utilizes component inputs Y Pr/Pb or Y Cr/Cb. IZ02 outputs only NTSC, so it’s output are Y Cr/Cb. Y from pin 24, Cr from pin 22, and Cb from pin 23. Y is then routed through QZ10 to the connector PST1 pin 7. Cr is then routed through QZ08 to the connector PST1 pin 4. Cb is then routed through QZ09 to the connector PST1 pin 5. (See the DP-2X Chassis Video Signal Path-NTSC, Component, OSD for continuation). PinP (Sub) Video Path: The PinP (Sub) composite video is output from the Selector IC IX01 pin 53, through QV09, QV10, and into the 2-Line Comb Filter IV01 pin 4. It is separated into it’s individual Y/C components. The Y (Luminance) component of the PinP (Sub) picture is then output pin 15, through QV01, low pass filter XV01, through QV02, QV04 and back into the Selector IC IX01 pin 49. The C (Chroma) component of the PinP (Sub) picture is then output pin 13, through QV05, low pass filter XV02, through QV06, QV08 and back into the Selector IC IX01 pin 51. From here, the Selector IC IX01 output the Y from pin 56 through QX15, QX27 into the PinP (Sub) Video/Chroma Processor IZ01 pin 4. The C component from pin 58 through QX16, QX28 into the PinP (Sub) Video/Chroma Processor IZ01 pin 19. IZ01: The responsibility of IZ01 is to now convert the separated Y/C components of the PinP (Sub) picture into a usable format for the Flex Converter. The Flex Converter FC4 utilizes component inputs Y Pr/Pb or Y Cr/Cb. IZ01 outputs only NTSC, so it’s output are Y Cr/Cb. Y from pin 24, Cr from pin 22, and Cb from pin 23. Y is then routed through QZ01 to the connector PST2 pin 23. Cr is then routed through QZ03 to the connector PST2 pin 26. Cb is then routed through QZ02 to the connector PST2 pin 24. (See the DP-2X Chassis Video Signal Path-NTSC, Component, OSD for continuation). NOTE: The DP-23, 23G, 26, 27 and 27D all have a DVI input. Shown in the Component input path. The DP-24 Does NOT have a DVI input.
V1 S3
59
17 19
V3 S4
15 10 12
MO
NO
UT
41 39 37
V5 S5
22 24 26
Fron
t Con
trol P
WB
IV01
2Lin
e Y/C
Sepa
rato
r
V48
U30
1M
ain
Tune
r
U30
2Su
b Tu
ner
63 60
PST1 23 19
SIG
NAL
PWB
Aux
1 S-
YAu
x 1
S-C
Com
pone
nt 1
Vid
eo
Aux
2 S-
YAu
x 2
S-C
Aux
3 Vi
deo
Aux
5 S-
Y V3
YAu
x 5
S-C
V3C
Aux
5 Vi
deo
V3V
Aux
4 Vi
deo
Mon
itor O
ut S
-YM
onito
r Out
S-C
Mon
itor O
ut V
ideo
V O
ut 1
Y In
1
C In
1
V In
Y O
ut
C O
ut
V O
ut 3
C O
ut 3
Y O
ut 3
CO
ut 2
V/Y
Out
2
C O
ut 1
Y O
ut 1
SUB
OU
TIZ
01 S
ubY2
In
C2
In194
Sub
Cr O
ut
Sub
Cb
Out
Sub
Y O
ut
PST1
QV0
9
QX1
6Q
X28
QX1
5Q
X27
IZ02
MA
INVi
deo/
Chro
ma
Proc
esso
rY2 C
2194
Mai
n C
r Out
Mai
n C
b O
ut
Mai
n Y
Out
QX2
5
-6db
Chr
oma
Tilt
Cor
rect
ion
IW01
3D Y
/CSe
para
tor
V In
QW
01
838488Q
W04
QW
02VI
DEO
LPF
Y LP
FY
AMP
QW
09XW
01Q
W10
QW
12
C L
PFC
AM
PQ
W13
XW02
QW
14Q
W15
QX1
3
QX1
4
MA
INO
UT
MO
NO
UT
IX01
A/V
Selec
t7 5 4
QZ1
0
QZ0
9
QZ0
8
TER
MIN
AL P
WB
5856514953 4744
2 7 9PFT
13154
For P
inP
Onl
y
PAGE 03-03
18 18
QV1
0
XV01
189
QV0
1Q
V02
QV0
4
QV0
5Q
V06
QV0
8
XV02
31
2Y1
QX2
6
C O
ut A
CO
Y O
ut A
YO
16C
1
QZ0
4
Vide
o/Ch
rom
aPr
oces
sor
Y1 In
C1
In162
QZ0
5
23 2422
SEE
DVI
SIG
NA
L PA
THD
IAG
RA
Mfo
r DVI
PA
TH
V3 Y3 C3
V2 Y2 C2
V4 Y4 C4
V6TV
DP-
23, D
P-23
G, D
P-27
and
DP-
27D
CH
ASS
IS V
IDEO
SIG
NA
L PA
TH -
NTS
C
TER
MIN
AL P
WB
2322 24QZ0
3 QZ0
2PST2 26 24 23
QZ0
1
See the DP-2X Chassis Video Signal Path-NTSC, Component, OSD for continuation
V230
Aux
2 Vi
deo
(Com
pone
nt Y
)V5
IX02
Y Pr
/Pb
Sele
ct
See
Com
pone
nt S
igna
l Pat
h fo
rC
ompo
nent
1 V
ideo
480
i Y C
r/Cb
S-3
Det
.
7Pr
S-1
Pr N
o In
put f
or C
ompo
site
S-3
S-4
Det
.S-
2142128
11S-
4S-
5 D
et.
QX1
2Se
e M
icro
.Sy
nc P
ath
V1 S3
59
17 19
V3 S4
15 10 12
MO
NO
UT
41 39 37
V5 S5
22 24 26
Fron
t Con
trol P
WB
IV01
2Lin
e Y/
CSe
para
tor
V48
U30
1M
ain
Tune
r
U30
2Su
b Tu
ner
63 60
PST1 23 19
SIG
NAL
PWB
Aux
1 S-
YAu
x 1
S-C
Com
pone
nt 1
Vid
eo
Aux
2 S-
YAu
x 2
S-C
Aux
3 Vi
deo
Aux
5 S-
Y V3
YAu
x 5
S-C
V3C
Aux
5 Vi
deo
V3V
Aux
4 Vi
deo
Mon
itor O
ut S
-YM
onito
r Out
S-C
Mon
itor O
ut V
ideo
V O
ut 1
Y In
1
C In
1
V In
Y O
ut
C O
ut
V O
ut 3
C O
ut 3
Y O
ut 3
CO
ut 2
V/Y
Out
2
C O
ut 1
Y O
ut 1
SUB
OU
TIZ
01Su
b Vi
deo
Chr
oma
Y2 In
C2
In194
Sub
Cr O
ut
Sub
Cb
Out
Sub
Y O
ut
PST1
QV0
9
QX1
6Q
X28
QX1
5Q
X27
IZ02
MA
INVi
deo/
Chr
oma
Proc
esso
rY2 C
2194
Mai
n C
r Out
Mai
n C
b O
ut
Mai
n Y
Out
QX9
5
-6db
Chr
oma
Tilt
Cor
rect
ion
IW01
3D Y
/CSe
para
tor
V In
QW
01
838488Q
W04
QW
02VI
DEO
LPF
Y LP
FY
AMP
QW
09XW
01Q
W10
QW
12
C L
PFC
AM
PQ
W13
XW02
QW
14Q
W15
QX1
3
QX1
4
MA
INO
UT
MO
NO
UT
IX01
A/V
Sele
ct7 5 4
QZ1
0
QZ0
9
QZ0
8
TER
MIN
AL P
WB
5856514953 4744
10 5 3PFT
13154
For P
inP
Onl
y
18 18
QV1
0
XV01
189
QV0
1Q
V02
QV0
4
QV0
5Q
V06
QV0
8
XV02
31
2Y1
QX2
6
C O
ut A
CO
Y O
ut A
YO
16C
1
QZ0
4
SUB
Vide
o/C
hrom
aPr
oces
sor
Y1 In
C1
In162
QZ0
5
23 2422
V3 Y3 C3
V2 Y2 C2
V4 Y4 C4
V6TV
DP-
24 C
hass
is V
ideo
NTS
C
TER
MIN
AL P
WB
2322 24QZ0
3 QZ0
2PST2 26 24 23
QZ0
1
See ComponentSignal Path
V230
Aux
2 Vi
deo
(Com
pone
nt Y
)V5
IX02
Y Pr
/Pb
Sele
ct
See
Com
pone
nt S
igna
l Pat
h fo
rC
ompo
nent
1 V
ideo
480
i Y C
r/Cb
S-3
Det
.
7Pr
S-1
Pr N
o In
put f
or C
ompo
site
S-3
S-4
Det
.S-
2142128
1S-
4S-
5 D
et.
QX1
2Se
e N
TSC
Sync
Pat
h
PiP
Vide
o= S
ub V
ideo
PAGE 03-04
V1 S3
59
17 19
V3 S4
15 10 12
MO
NO
UT
41 39 37
V5 S5
22 24 26
Fron
t Con
trol P
WB
IV01
2Lin
e Y/C
Sepa
rato
r
V48
U30
1 M
ain
Tune
r63 60
PST1 23 19
SIG
NAL
PW
B
Aux
1 S-
YAu
x 1
S-C
Com
pone
nt 1
Vid
eo
Aux
2 S-
YAu
x 2
S-C
Aux
3 Vi
deo
Aux
5 S-
Y V3
YAu
x 5
S-C
V3C
Aux
5 Vi
deo
V3V
Aux
4 Vi
deo
Mon
itor O
ut S
-YM
onito
r Out
S-C
Mon
itor O
ut V
ideo
V O
ut 1
Y In
1
C In
1
V In
Y O
ut
C O
ut
V O
ut 3
C O
ut 3
Y O
ut 3
CO
ut 2
V/Y
Out
2
C O
ut 1
Y O
ut 1
SUB
OU
TIZ
01 S
ubY2
In
C2
In194
Sub
Cr O
ut
Sub
Cb
Out
Sub
Y O
ut
PST1
QV0
9
QX1
6Q
X28
QX1
5Q
X27
IZ02
MA
INVi
deo/
Chro
ma
Proc
esso
rY2 C
2194
Mai
n C
r Out
Mai
n C
b O
ut
Mai
n Y
Out
QX2
5
-6db
Chr
oma
Tilt
Cor
rect
ion
IW01
3D Y
/CSe
para
tor
V In
QW
01
838488Q
W04
QW
02VI
DEO
LPF
Y LP
FY
AMP
QW
09XW
01Q
W10
QW
12
C L
PFC
AM
PQ
W13
XW02
QW
14Q
W15
QX1
3
QX1
4
MA
INO
UT
MO
NO
UT
IX01
A/V
Selec
t7 5 4
QZ1
0
QZ0
9
QZ0
8
TER
MIN
AL P
WB
5856514953 4744
2 7 9PFT
13154
For P
inP
Onl
y
18 18
QV1
0
XV01
189
QV0
1Q
V02
QV0
4
QV0
5Q
V06
QV0
8
XV02
31
2Y1
QX2
6
C O
ut A
CO
Y O
ut A
YO
16C
1
QZ0
4
Vide
o/Ch
rom
aPr
oces
sor
Y1 In
C1
In162
QZ0
5
23 2422
SEE
DVI
SIG
NA
L PA
TH D
IAG
RA
M fo
r DVI
PA
TH
V3 Y3 C3
V2 Y2 C2
V4 Y4 C4
V6TV
DP-
26 C
HA
SSIS
VID
EO S
IGN
AL
PATH
- N
TSC
TER
MIN
AL P
WB
2322 24QZ0
3 QZ0
2PST2 26 24 23
QZ0
1
See the DP-2X Chassis Video Signal Path-NTSC, Component, OSD for continuation
V230
Aux
2 Vi
deo
(Com
pone
nt Y
)V5
IX02
Y Pr
/Pb
Sele
ct
See
Com
pone
nt S
igna
l Pat
h fo
rC
ompo
nent
1 V
ideo
480
i Y C
r/Cb
S-3
Det
.
7Pr
S-1
Pr N
o In
put f
or C
ompo
site
S-3
S-4
Det
.S-
2142128
11S-
4S-
5 D
et.
QX1
2Se
e M
icro
.Sy
nc P
ath
U30
2 Su
b Tu
ner
UD
2002
Dig
ital M
odul
e7 5
28 303 5
DM
Y
DM
C
PAGE 03-05
DP-2X CHASSIS VIDEO SIGNAL PATH-NTSC, COMPONENT, OSD CIRCUIT EXPLANATION
PAGE 03-06
(See the Chassis Video Signal Path-NTSC, Component, OSD for details) (See Video Signal Path-NTSC Circuit Diagram for details about NTSC) It’s important to note that this Chassis horizontal deflection operates at 33.75Khz at all times. Even though this is twice as fast as NTSC, the set will still display NTSC video with no problem. This is accomplished by the Flex Converter. The Flex Converter will manipulate any input, be it NTSC, Component 480i, 480P, 720P, 1080i to the appropriate Horizontal Frequency rate of 33.75Khz. This makes this chassis very versatile in it’s application. The following will discuss the Component signal path and the continuation of the NTSC signal path. COMPONENT INPUTS 1 and/or 2: This chassis utilizes 5 separate inputs plus a newly added input called DVI. The following will break down those input routes to the Y Pr/Pb Selector IC IX02. (1) INPUT 1: This input is only for Component Inputs Y Pr/Pb (31.5Khz to 33.75Khz ATSC) and will not ac-
cept Composite on the Y input. • The Y line is input directly into the Y Pr/Pb Selector IX02 pin 59. • The Cr/Pr line is input directly into the Y Pr/Pb Selector IX02 pin 63. • The Cv/Pb line is input directly into the Y Pr/Pb Selector IX02 pin 62.
(2) INPUT 2: This input will accept Component Inputs Y Pr/ Pv (31.5Khz to 33.75Khz ATSC) or Y Cr/Cb (15,735Hz. NTSC). It will also accept Composite Video input as long as there is no Pr plug inserted. • The Y line is input directly into the Y Pr/Pb Selector IX02 pin 5. • The Cr/Pr line is input directly into the Y Pr/Pb Selector IX02 pin 9. • The Cv/Pb line is input directly into the Y Pr/Pb Selector IX02 pin 7. • Input 2 Composite Video is routed into the Selector IC IX01 pin 30.
(3) DVI INPUT (Digital Video Interface): This input will accept Component Inputs Y Pr/ Pv (31.5Khz to 33.75Khz ATSC) only. (See DVI Signal Path for further details). (NOT in the DP24 Chassis). • The Y line is input from the PET connector pin 5 into the Y Pr/Pb Selector IX02 pin 53. • The Pr line is input from the PET connector pin 3 into the Y Pr/Pb Selector IX02 pin 57. • The Pb line is input from the PET connector pin 7 into the Y Pr/Pb Selector IX02 pin 55.
(4) DIGITAL TUNER (ATSC) UD2002 INPUT: These inputs are provided from the Digital Tuner (ATSC). The ATSC Tuner output DM-Y, DM-Pb and DM-Pr. (Only in the DP26 Chassis). (See DP-26 Component, OSD, NTSC Signal Path for specifics). • DM-HY (Luminance) from PMS2 pin 16, through PST1 pin 13 to Y Pr/Pb Selector IX02 pin 15. • DM-Pb (Blue Chroma) from PMS2 pin 14, through PST1 pin 15 to Y Pr/Pb Selector IX02 pin 17. • DM-Pr (Red Chroma) from PMS2 pin 12, through PST1 pin 17 to Y Pr/Pb Selector IX02 pin 19. ◊ NOTE: When receiving a SDTV or HDTV signal, the Digital Module also outputs Composite Video/
Chroma for the Monitor Output. (See DP-26 NTSC Signal Path for specifics). COMPONENT VIDEO PATH: The output from the Y Pr/Pb Selector IX02 is then routed to the Video/Chroma Y Pr/Pb Switch. IZ01 is used to select the PinP (Sub) picture source. Either from component inputs or from the separated NTSC inputs as described in the DP-2X Chassis Video Signal Path-NTSC Circuit Diagram.
• The Sub Y component is output from the pin 50 through QX19 into the PinP (Sub) Video/Chroma Y Pr/Pb Switch IZ01 pin 30.
• The Sub Cr/Pr component is output from the pin 46 through QX21 into the PinP (Sub) Video/Chroma Y Pr/Pb Switch IZ01 pin 28.
• The Sub Cb/Pb component is output from the pin 48 through QX20 into the PinP (Sub) Video/Chroma Y Pr/Pb Switch IZ01 pin 29.
• Main NTSC Y component is input into the PinP (Sub) Video/Chroma Y Pr/Pb Switch IZ01 pin 2. • PinP (Sub) NTSC Y component is input into the PinP (Sub) Video/Chroma Y Pr/Pb Switch IZ01 pin 4.
IZ02 is used to select the Main picture source. Either from component inputs or from the separated NTSC inputs as described in the DP-2X Chassis Video Signal Path-NTSC Circuit Diagram.
• The Main Y component is output from the pin 44 through QX24 into the Main Video/Chroma Y Pr/Pb
(Continued on page 7)
DP-2X CHASSIS VIDEO SIGNAL PATH-NTSC, COMPONENT, OSD CIRCUIT EXPLANATION
PAGE 03-07
Switch IZ02 pin 30. • The Main Cr/Pr component is output from the pin 40 through QX22 into the Main Video/Chroma Y Pr/
Pb Switch IZ02 pin 28. • The Main Cb/Pb component is output from the pin 42 through QX23 into the Main Video/Chroma Y Pr/
Pb Switch IZ02 pin 29. • Main NTSC Y component is input into the Main Video/Chroma Y Pr/Pb Switch IZ02 pin 2. • PinP (Sub) NTSC Y component is input into the Main Video/Chroma Y Pr/Pb Switch IZ02 pin 4.
To the Flex Converter U303: After the selection has been made as to the source for the Main and PinP (Sub) picture, IZ01 and IZ02 output the appropriate signal. IZ01 outputs the PinP (Sub) picture and IZ02 outputs the Main picture. (1) OUTPUT from IZ02 Main Picture: This output is routed from;
• Main Y component Pin 24 through QZ10 to the connector PST1 pin 7. Here the signal is split. ◊ The primary path is through Q306 to the Flex Converter U303 connector PFC1 pin 3. ◊ The secondary path is for 1080i input signals ONLY. In this case, the signal is input directly into
the Rainforest IC. The path is through Q406 and into the Rainforest IC I401 pin 8. • Main Cr/Pr component Pin 22 through QZ08 to the connector PST1 pin 4. Here the signal is split.
◊ The primary path is through Q308 to the Flex Converter U303 connector PFC1 pin 5. ◊ The secondary path is for 1080i input signals ONLY. In this case, the signal is input directly into
the Rainforest IC. The path is through Q405 and into the Rainforest IC I401 pin 9. • Main Cb/Pb component Pin 23 through QZ09 to the connector PST1 pin 5. Here the signal is split.
◊ The primary path is through Q307 to the Flex Converter U303 connector PFC1 pin 4. ◊ The secondary path is for 1080i input signals ONLY. In this case, the signal is input directly into
the Rainforest IC. The path is through Q405 and into the Rainforest IC I401 pin 9. (2) OUTPUT from IZ01 PinP (Sub) Picture: This output is routed from;
• PinP (Sub) Y component Pin 24 through QZ01 to the connector PST2 pin 23. Then to the Flex Con-verter U303 connector PFC1 pin 17.
• PinP (Sub) Cr/Pr component Pin 22 through QZ03 to the connector PST2 pin 26. Then to the Flex Converter U303 connector PFC1 pin 19.
• PinP (Sub) Cb/Pb component Pin 23 through QZ02 to the connector PST2 pin 24. Then to the Flex Converter U303 connector PFC1 pin 18.
FLEX CONVERTER OUTPUT: The Flex Converter outputs only one horizontal frequency and that is 33.75Khz (540P) which relates specifically to 1080i deflection rate. So in other words, all inputs are upconverted to the higher deflection rate. 1080i is routed directly to the Rainforest IC I401 and has no need for Flex Converter manipulation. This can be a trouble shooting tool if the Flex Converter is suspected as having problems. Simply input a true 1080i signal and bypass the Flex Converter. The output from the Flex Converter is as follows;
• Y is output from pin 16 of the PFC2 connector, through Q403 and into the Rainforest IC pin 3. • Pr is output from pin 20 of the PFC2 connector, through Q401 and into the Rainforest IC pin 5. • Pb is output from pin 18 of the PFC2 connector, through Q402 and into the Rainforest IC pin 4.
RAINFOREST IC I401: This IC processes the input signal source, adjust brightness, contrast, color, tint, etc… and add (if necessary) PinP (Sub) picture information and/or OSD information and output the Main Picture as R, G and B. Red is output pin 43, Blue is output pin 41 and Green is output pin 42. OSD: OSD can be introduced via the Microprocessor and/or in the same fashion the Digital Convergence Module can introduce it’s information. OSD from Microprocessor is Red pin 39, Blue pin 37 and Green pin 38. Digital Convergence Information is input Red pin 35, Blue pin 33 and Green pin 34. (See Digital Convergence Interface Circuit Diagram Explanation for details).
POW
ER P
WB
DP-
23, D
P-23
G, D
P-27
and
DP-
27D
Cha
ssis
Vid
eo S
igna
l Pat
h - N
TSC
,Com
pone
nt, O
SD
V2C
OM
P 2
(Cr/P
r)
CO
MP
2 (C
b/Pb
)
CO
MP
2 (Y
)
IX02
Y/Pb
/Pr
Sele
ctor
MA
IN P
r-O
ut 2
MA
INPb
-Out
2
MA
IN Y
-Out
2
DVI
PR
DVI
PB
DVI
Y (G
)
579535557
IZ01
SUB
Vide
o/C
hrom
aY
Pr/P
b Sw
itch
QZ0
1
QZ0
2
QZ0
3
IZ02
MA
INVi
deo/
Chr
oma
Y Pr
/Pb
Switc
h
Mai
n Y
Out
QZ1
0
QZ0
9
QZ0
8U
303
FC4
UN
IT
345 171819
Q30
6
Q30
7
Q30
8
18 1620
Q40
6
Q40
5
Q40
3
Q40
2
Q40
1
3435 33 910 8
45
3
I401
RG
BPr
oces
sor
Pr 1
InY
1 In
Pb 1
In
Pr 2
In
Y 2
In
Pb 2
In
Q40
4Q
417
Q41
8
Q41
9
I001
Mic
ro-
proc
esso
r
OSD
R
OSD
B
OSD
G
OSD
R In
OSD
B In
OSD
G In
Ana
log
R In
Ana
log
B In
Ana
log
G In
4243 41
R O
ut
B O
ut
G O
ut
QK
08Q
K07
QK
06
Q42
0
Q42
1
Q42
2
Dig
ital C
onv.
Uni
t
Dig
R O
ut
Dig
B O
utD
ig G
Out
DEF
LEC
TIO
N P
WB
To CPT
PWB
s
SIG
NA
L PW
BSI
GN
AL
PWB
PDG
21 2220
PPD
1
4 52
PPS1 4 52 2322 242322 24
PST1 5 74
32 3433
PFC
1
PFC
2
3839 37
PAGE 03-08
PST2 24 2326
PET
SUB
Pr-
Out
1
SUB
Pb-
Out
1
SU
B Y
-Out
1
7 53D
VIIN
PUT
From DVI
INPU
TP
WB
DVI
Det
6412
28 3029
D-S
ync
1/Y3
/ G In
Cb/
Pb B
In
Cr/P
r R In
QX2
2
QX2
3
QX2
4
6D
-Syn
c 2
In
28 3029
QX2
1
QX2
0
QX1
9
6D
-Syn
c 2
In
D-S
ync
1/Y3
/ G In
Cb/
Pb B
In
Cr/P
r R In
MA
IN
SUB
Y O
ut
Pb O
ut
Pr O
ut
UK
DG
Mai
n C
r/Pr O
ut
Mai
n C
b/Pb
Out
Sub
CrP
r Out
Sub
Cb/
Pb O
ut
Sub
Y O
ut
RAI
NFO
RES
T IC
2N
TSC
MA
IN Y
In
4S-
In M
AIN
Y In
2N
TSC
MA
IN Y
In
4Su
b M
AIN
Y In
TER
MIN
AL
PWB
SIG
NA
L PW
B
See
DVI
Inpu
t S
igna
l Dia
gram
444240 504846
V1C
OM
P 1
(Cr/P
r)
CO
MP
1 (C
b/Pb
)
CO
MP
1 (Y
)596163
POW
ER P
WB
DP-
24 C
hass
is V
ideo
Com
pone
nt O
SD &
NTS
C
V2C
OM
P 2
(Cr/P
r)
CO
MP
2 (C
b/Pb
)
CO
MP
2 (Y
)
IX02
Y/Pb
/Pr
Sele
ctor
MA
IN P
r-O
ut 2
MA
INPb
-Out
2
MA
IN Y
-Out
2
579IZ
01SU
BVi
deo/
Chr
oma
Y Pr
/Pb
Switc
h
QZ0
1
QZ0
2
QZ0
3
IZ02
MA
INVi
deo/
Chr
oma
Y Pr
/Pb
Switc
h
Mai
n Y
Out
QZ1
0
QZ0
9
QZ0
8U
303
FC4
UN
IT
345 171819
Q30
6
Q30
7
Q30
8
18 1620
Q40
6
Q40
5
Q40
3
Q40
2
Q40
1
3435 33 910 8
45
3
I401
RG
BPr
oces
sor
Pr 1
InY
1 In
Pb 1
In
Pr 2
In
Y 2
In
Pb 2
In
Q40
4Q
417
Q41
8
Q41
9
I001
Mic
ro-
proc
esso
r
OSD
R
OSD
B
OSD
G
OSD
R In
OSD
B In
OSD
G In
Ana
log
R In
Ana
log
B In
Ana
log
G In
4243 41
R O
ut
B O
ut
G O
ut
QK
08Q
K07
QK
06
Q42
0
Q42
1
Q42
2
Dig
ital C
onv.
Uni
t
Dig
R O
ut
Dig
B O
utD
ig G
Out
DEF
LEC
TIO
N P
WB
To CPT
PWB
s
SIG
NA
L PW
BPD
G
21 2220
PPD
1
4 52
PPS1 4 52 2322 242322 24
PST1 5 74
32 3433
PFC
1
PFC
2
3839 37
PST2 24 2326
SUB
Pr-
Out
1
SUB
Pb-
Out
1
SU
B Y
-Out
1
28 3029
D-S
ync
1/Y3
/ G In
Cb/
Pb B
In
Cr/P
r R In
QX2
2
QX2
3
QX2
4
6D
-Syn
c 2
In
28 3029
QX2
1
QX2
0
QX1
9
6D
-Syn
c 2
In
D-S
ync
1/Y3
/ G In
Cb/
Pb B
In
Cr/P
r R In
MA
IN
SUB
Y O
ut
Pb O
ut
Pr O
ut
UK
DG
Mai
n C
r/Pr O
ut
Mai
n C
b/Pb
Out
Sub
CrP
r Out
Sub
Cb/
Pb O
ut
Sub
Y O
ut
RAI
NFO
RES
T IC
2N
TSC
MA
IN Y
In
4S-
In M
AIN
Y In
2N
TSC
MA
IN Y
In
4Su
b M
AIN
Y In
TER
MIN
AL
PWB
SIG
NA
L PW
B
444240 504846
V1C
OM
P 1
(Cr/P
r)
CO
MP
1 (C
b/Pb
)
CO
MP
1 (Y
)596163
PAGE 03-09
POW
ER P
WB
DP-
26 C
hass
is V
ideo
Sig
nal P
ath
- NTS
C, C
ompo
nent
, OSD
V2C
OM
P 2
(Cr/P
r)
CO
MP
2 (C
b/Pb
)
CO
MP
2 (Y
)
IX02
Y/Pb
/Pr
Sele
ctor
MA
IN P
r-O
ut 2
MA
INPb
-Out
2
MA
IN Y
-Out
2
DVI
PR
DVI
PB
DVI
Y (G
)
579535557
IZ01
SUB
Vide
o/C
hrom
aY
Pr/P
b Sw
itch
QZ0
1
QZ0
2
QZ0
3
IZ02
MA
INVi
deo/
Chr
oma
Y Pr
/Pb
Switc
h
Mai
n Y
Out
QZ1
0
QZ0
9
QZ0
8U
303
FC4
UN
IT
345 171819
Q30
6
Q30
7
Q30
8
18 1620
Q40
6
Q40
5
Q40
3
Q40
2
Q40
1
3435 33 910 8
45
3
I401
RG
BPr
oces
sor
Pr 1
InY
1 In
Pb 1
In
Pr 2
In
Y 2
In
Pb 2
In
Q40
4Q
417
Q41
8
Q41
9
I001
Mic
ro-
proc
esso
r
OSD
R
OSD
B
OSD
G
OSD
R In
OSD
B In
OSD
G In
Ana
log
R In
Ana
log
B In
Ana
log
G In
4243 41
R O
ut
B O
ut
G O
ut
QK
08Q
K07
QK
06
Q42
0
Q42
1
Q42
2
Dig
ital C
onv.
Uni
t
Dig
R O
ut
Dig
B O
utD
ig G
Out D
EFLE
CTI
ON
PW
B
To CPT
PWB
s
PDG
21 2220
PPD
1
4 52
PPS1 4 52 2322 242322 24
PST1 5 74
32 3433
PFC
1
PFC
2
3839 37
PST2 24 2326
PET
SUB
Pr-
Out
1
SUB
Pb-
Out
1
SU
B Y
-Out
1
7 53D
VIIN
PUT
From DVI
INPU
TP
WB
DVI
Det
6412
28 3029
D-S
ync
1/Y3
/ G In
Cb/
Pb B
In
Cr/P
r R In
QX2
2
QX2
3
QX2
4
6D
-Syn
c 2
In
28 3029
QX2
1
QX2
0
QX1
9
6D
-Syn
c 2
In
D-S
ync
1/Y3
/ G In
Cb/
Pb B
In
Cr/P
r R In
MA
IN
SUB
Y O
ut
Pb O
ut
Pr O
ut
UK
DG
Mai
n C
r/Pr O
ut
Mai
n C
b/Pb
Out
Sub
CrP
r Out
Sub
Cb/
Pb O
ut
Sub
Y O
ut
RAI
NFO
RES
T IC
2N
TSC
MA
IN Y
In
4S-
In M
AIN
Y In
2N
TSC
MA
IN Y
In
4Su
b M
AIN
Y In
TER
MIN
AL
PWB
SIG
NA
L PW
B
See
DVI
Inpu
t S
igna
lD
iagr
am
444240 504846
V1C
OM
P 1
(Cr/P
r)
CO
MP
1 (C
b/Pb
)
CO
MP
1 (Y
)596163
DM
Y
DM
PB
DM
PR
191715
PST1 13 15 17
From
ATSC
Dig
ital
Tune
rU
D20
02
Sign
al P
WB
PAGE 03-10
FLEX CONVERTER
Pin 24 = FBP. Combination of the following.Fly back pulse: 1.5V ~ 3.0V H-AFC: This input is received from the Horizontal Blanking (H. Blk)signal generated in the Deflection circuit by Q706. This signal is used as a sample pulse in theHorizontal AFC circuit, which synchronizes the Horizontal Drive signal with the incoming Video syncsignal input at pin 16. In Through Mode, pin 8.Fly back pulse: 3.0V ~ 9.0V Max: This input is received from the Flex Converter and is acombination of Horizontal and Vertical blanking signals.H Blk from the Flex Converter Pin 12 through Q412V Blk from the Flex Converter Pin 11 through Q411Used within the Rainforest is for DC restoration, Pedestal level detection and Clamping signals, suchas Burst Gate Pulse.
0.9 ~ 2.1V Half ToneH-AFC 3.0V
SCP IN
3.7 ~ 9VCLAMP
1.7 ~ 3.3VBlack Peak
FBP IN YM/P-MUTE/BLK
2.4 ~ 5.8V P Mute
Max 9V
BLK 1.5V0 ~ 0.5V Internal
6.2 ~ 9V Blanking
Pin 17 Pin 24 Pin 52
DP-2X RAINFOREST IC INFORMATION (I401)
Pin 17 = SCP.Black Peak: This input is utilized for establishing the Black Peak level used in Black Peak expansioncircuit. Here the Black Peak is expanded towards Black to increase the contrast ratio.CLAMP: The clamp pulse is utilized for DC restoration and blanking timing.
Pin 52 = YM/P-MUTE/BLK. Combination of the following.INTERNAL: 0.0V ~ 0.5V Used internal within the Rainforest IC.HALFTONE: 0.9V ~ 2.1V: This input is received from the Microprocessor and is used to establishthe Transparency effect of OSD. This also mutes the video in exact timing with On Screen Displaypulses (OSD). Half Tone from the Microprocessor Pin 22 through Q415.P MUTE: 2.4V ~ 5.8V: Not Used.
PAGE 03-12
ModemBoard
I2CIF
Front-End Board
IF circuitBCM3510VSB/QAM
Demodulator
RAM for256QAM
IF
AGC
DigitalTuner
AGC TS
64MBSDRAM
TC90A55TB
Demux MPGDecoder
DAC
NTSCEncoder
AC-3Decoder
DownMix
Glue Logic 2/2
IEEE1394Link
IEEE1394Physical
IEEE1394 Board RAM
IEEE1394I/F
ModemI/F
TS SCI
L,R Y/C
AnalogAudio
NTSCVideo
AnalogPowerSupply
PTV Signal Board
HDVideo
Y Pr/Pb SCI
DigitalPowerSupply
CPUbus
Y/Pb/Pr16MB
FLASH
SCI
64MBSDRAM
SH4MainCPU
SubCPU
Optical
64MBSDRAM
DAC
DACNTSCEncoder
Graphics
Peripherals
YSD-038Graphics
DAC
GlueLogic 1/2
L,R
Y/C, V
I2C
MemoryCard I/F
Memory CardBoard
MemoryCard I/F
SPDI/F
MemoryCardI/F
ATSCCATVRF IN
Main Board
TS in TS out
HL Decoder
CPUbus
PAGE 03-11
Block Diagram of UD2002ATSC / QAM / IEEE1394 Interface Module
DP-2X ABL CIRCUIT EXPLANATION
PAGE 03-13
(See ABL Circuit Diagram for details) The ABL voltage is generated from the ABL pin (3) of the Flyback transformer TH01. The ABL pull-up resis-tors are RH27 and RH28. They receive their pull up voltage from the SW +115V B+ line for Deflection gener-ated from the Power Supply. ABL VOLTAGE OPERATION The ABL voltage is determined by the current draw through the Flyback transformer. As the picture brightness becomes brighter or increases, the demand for replacement of the High Voltage being consumed is greater. In this case, the Flyback will work harder and the current through the Flyback increases. This in turn will decrease the ABL voltage. The ABL voltage is inversely proportionate to screen brightness. Also connected to the ABL voltage line is DH16. This zener diode acts as a clamp for the ABL voltage. If the ABL voltage tries to increase above 9V due to a dark scene which decreases the current demand on the flyback, the ABL voltage will rise to the point that DH16 dumps the excess voltage into the 9V line. ACCL TRANSISTOR OPERATION The ABL voltage is routed through the PPD2 connector pin 3 to the Power Supply PWB, then to PPS2 connector pin 3 to the Signal PWB. Then the ABL voltage is routed through the acceleration circuit RA54 and D404 to the base of Q413. Under normal conditions, this transistor is nearly saturated. Q413 determines the voltage being supplied to the cathode of D403, which is connected to pin 53 of the Rainforest IC, I401. During an ABL voltage decrease due to an excessive bright circumstance, the base of Q413 will go down, this will drop the emitter volt-age which in turn drops the cathode voltage of D403. This in turn will pull voltage away from pin 53 of the Rain-forest IC, I401. Internally, this reduces the contrast and brightness voltage which is being controlled by the I2C bus data communication from the Microprocessor arriving at pins 30 and 31 of the Rainforest IC and reduces the overall brightness, preventing blooming as well as reducing the Color saturation level to prevent color smear. ABL SWITCH QH03 New for this chassis is the ability to change the brightness level of the Side Panels when watching a NTSC 4X3 image. When a 4X3 images is displayed on a 16X9 set, the sides do not reach the edges. To avoid excessive age-ing at the 4X3 display area, the side panels IRE levels are raised. However, sometimes the customer may want to turn the side gray panels off. Through the Video Advanced features Menu the customer can now do this. When the Side panels are turned off, the overall average ABL level for the image is reduced. To compensate, QH03 ABL Switch is added. When the customer selects Black Side panels, the Microprocessor I001 tells the Rainforest IC I401 via I2C communication to output a high from the DAC2 line pin 36. This high is routed through the PPS2 connector pin 2 on the Signal PWB to the Power Supply PWB. Then from the PPD2 connector pin 2 on the Power Supply PWB to the PPD2 connector on the Deflection PWB and finally to the base of QH03 turning it On. With QH03 turned on, the Resistor RH29 connected to the collector is added to the ABL pull up circuit and the ABL level drops slightly to compensate for the side panel loss of brightness. The Difference between chassis for the ABL circuit relate to the values of Resistors RH24, RH25 and RH32. See diagram for details.
Gray Side Bars Black Side Bars
C42
6
Sign
al P
WB
DP-
2X C
hass
is A
.B.L
. Cir
cuit
Dia
gram
53
3
To F
ocus
SW +115
V
I401
Rai
nfor
est
ICA
BL
To Ano
des
To Q
H01
Col
lect
or o
f Hig
h V
olta
geO
utpu
t Tra
nsis
tor
Sign
al P
WB
Def
lect
ion
PWB
Cla
mp
AB
L Pu
ll-U
pR
esis
tors
As B
righ
tnes
s goe
s Up,
ABL
Vol
tage
goes
Dow
n. (I
nver
se P
ropo
rtio
nal)
[ Cur
rent
Pat
h ]
Q41
3
3
C42
5
TH01
27K
56K
XR
ay P
rote
ct3
R44
9
C42
3
D40
3
C42
4R
451
R45
0R
452
R45
3R
A54
D40
4
DH
16
CH
18
RH
27
RH
28 RH
31
RH
32
CH
14
RH
24D
H15
Sw +
9V12
K D
P24
18K
DP2
6, D
P27/
D33
K D
P23
AB
L
9 10
5 1G
nd
DH
13
CH
17
IH01 7
DH
14 RH
09C
H10
RH
23
LH06
Stop
sH
. Driv
e
OV
P
150K
DP2
418
0K A
ll O
ther
s
HZ2
2-2L
RH
26
RD
30EB
4
PPD
2PP
S2
Pow
erSu
pply
PWB
6.8K
FBT
36D
AC
2A
BL
Sw
47K
RH
29
RH
30
Mic
roI0
01
SDA
2SD
A2
31SC
L2SC
L230
31 28
R48
3
R48
4
AB
L Sw
itch
22
AB
L Sw
itch
AB
L19
HV
cc +
9V
HV
cc +
9V40
R46
1R
462
810
80i
Y In
55
QH
03
PPD
6
9 10
AB
L Sw
itch
ABL
SWIT
CH
Activ
e W
hen
Side
Bar
sar
e Bl
ack
Onl
y
PAGE 03-14
RH
25
30K
DP2
443
K D
P26,
DP2
7/D
33K
DP2
3
DP-
2X A
BL S
WIT
CH
FO
R 4
X3
DIS
PLA
Y W
ITH
BLA
CK
SID
E BA
RS
MO
DE
ON
LY
PAGE 03-15
I401
2
RH
2947
KQ
H03
RH
30
ABL
To P
PD2
pin
3
115V
RH
2727
K
RH
2856
K
DAC
2
RAI
NFO
RES
T IC
SIG
NAL
PW
B
SW+9
V RC
84
RG
58
36
From
Flyb
ack
Pin
3
R74
5
3
ABL
Switc
h2
Pow
erSu
pply
PW
B
PPD
2PP
S2
ABL
ABL
Switc
h
ABL
Switc
h
ABL
SWIT
CH
Activ
e W
hen
Side
Bar
sar
e Bl
ack
Onl
y
ABL
SWIT
CH
QH
03N
ew fo
r thi
s ch
assi
s is
the
abilit
y to
cha
nge
the
brig
htne
ss le
vel o
fth
e Si
de P
anel
s w
hen
wat
chin
g a
NTS
C 4
X3 im
age.
Whe
n a
4X3
imag
es is
dis
play
ed o
n a
16X9
set
, the
sid
es d
o no
t rea
ch th
eed
ges.
To
avoi
d ex
cess
ive
agei
ng a
t the
4X3
dis
play
are
a, th
e si
depa
nels
IRE
leve
ls a
re ra
ised
. How
ever
, som
etim
es th
e cu
stom
erm
ay w
ant t
o tu
rn th
e si
de g
ray
pane
ls o
ff. T
hrou
gh th
e Vi
deo
Adva
nced
feat
ures
Men
u th
e cu
stom
er c
an n
ow d
o th
is. W
hen
the
Side
pan
els
are
turn
ed o
ff, th
e ov
eral
l ave
rage
ABL
leve
l for
the
imag
e is
redu
ced.
To
com
pens
ate,
QH
03 A
BL S
witc
h is
add
ed.
Whe
n th
e cu
stom
er s
elec
ts B
lack
Sid
e pa
nels
, the
Mic
ropr
oces
sor
I001
tells
the
Rai
nfor
est I
C I4
01 v
ia I2
C c
omm
unic
atio
n to
out
put a
high
from
the
DAC
2 lin
e pi
n 36
. Thi
s hi
gh is
rout
ed t
hrou
gh th
ePP
S2 c
onne
ctor
pin
2 o
n th
e Si
gnal
PW
B to
the
Pow
er S
uppl
yPW
B. T
hen
from
the
PPD
2 co
nnec
tor p
in 2
on
the
Pow
er S
uppl
yPW
B to
the
PPD
2 co
nnec
tor o
n th
e D
efle
ctio
n PW
B an
d fin
ally
toth
e ba
se o
f QH
03 tu
rnin
g it
On.
With
QH
03 tu
rned
on,
the
Res
isto
r RH
29 c
onne
cted
to th
e co
llect
oris
add
ed to
the
ABL
pull
up c
ircui
t and
the
ABL
leve
l dro
ps s
light
ly to
com
pens
ate
for t
he s
ide
pane
l los
s of
brig
htne
ss.
Gra
y Si
de B
ars
Blac
k Si
de B
ars
QH
03 O
ffQ
H03
On
DP-2X AUDIO VIDEO MUTE CIRCUIT EXPLANATION
PAGE 03-16
(See DP-2X Series Chassis Audio Video Mute Circuit Diagram for details) There are times in which the main picture and audio must be muted. This can be because of changing channels where the noise between stations is unacceptable, same thing for Auto Programming channels. When the deflec-tion circuit malfunctions, etc… All this is done primarily to prevent damage to the CRTs or to external amplifiers or speakers connected to the projection television. MICROPROCESSOR OUTPUT: The Microprocessor outputs V. Mute from pin 49 when changing channels, Auto Programming, etc… This high is routed to the Video Mute circuit and to the Audio Mute circuit. VIDEO MUTE PATH. The High from pin 49 is routed to D412 to the base of Q442. The following action will be labeled MUTE ACTI-VATION for here forward, please use the below explanation when Mute Activation is mentioned. MUTE ACTIVATION: When Q442 turn on, the collector pulls the base of Q441 low and turns it on. It’s collector is connected to the HVcc 9V line through R551 and D411. When Q441 turns on, it’s collector goes high. This is routed to two places. Through R441, D402, and R439 and into the Rainforest IC pin 24 of I401. This pin is also the same pin that FC H Blk and FC V Blk is input. Generally this input is a positive going pulse that blanks the video during the peak pulses. However, when the DC component is forced high by the action of Q411 turning on, this pin goes high and mutes the output of RGB. The other route for the high from Q411 is through R548 to the base of Q440. This transistor turns On and outputs the high from it’s collector out it’s emitter to mute the Audio described later. Another circuit attached to the Mute Activation circuit is AC Loss Detection. AC LOSS DETECTION: AC is monitored by the AC Loss detection circuit. The AC input from I903 to PPS3 pin (1) on the Power Supply PWB is routed and rectified by D416. This charges up C561 and through D415 to charge C467. When AC is first applied, C467 charges slightly behind C561 preventing activation of Q445. If AC is lost, C561 discharges rap-idly pulling the base of Q445 low, however D415 blocks C467 from discharging and the emitter of Q445 is held high. This action turns on Q445 and produces a high on it’s collector. This high is routed to the base of Q442. See the Mute Activation circuit explained previously. SPOT: SPOT is generated from the deflection PWB when either Horizontal or Vertical deflection is lost. This is to pre-vent a horizontal or vertical line from being burnt into the CRTs. See Horizontal and Vertical Sweep Loss Detec-tion circuit and explanation and circuit diagram for details. This high is input from PPD2 pin (4), through PPS2 pin (4), D413 to the base of Q442. See the Mute Activation circuit explained previously. H Blk Loss Det: If the Horizontal Blanking signal is loss to the Signal PWB, Q444 will detect the loss. Normally, Q444 is sup-plied with H. Blanking on it’s base. By the activity of the pulse charging C466, the base of Q443 and it’s emitter are held high. If H. Blk is lost, then C466 will discharge through R558. C465 is blocked by D414 and it holds the emitter of Q443 high. This action turns on Q443 and supplies a high to the base of Q442. See the Mute Activa-tion circuit explained previously. See next page for continuation of Audio Mute Circuit explanation.
DP-2X AUDIO VIDEO MUTE CIRCUIT EXPLANATION
PAGE 03-17
AUDIO MUTE PATH: Labeled as V MUTE 2: See the Mute Activation circuit explained previously. When Q441 collector is high, the base of Q440 is high. This turns it on and supplies a high from the emitter. This high is routed to the following circuits; OUT TO HI-FI MUTE PATH: Labeled as V MUTE 2: The high from Q440 is routed to DA03 anode. Then DA01, and DA02 fire and supply the high to the bases of QA07 and QA08. These in turn ground out the audio for Out to Hi-Fi audio output jacks. Also, the high from the Microprocessor pin 71 to I007 (in pin 7 at 3.3V and out pin 13 at 5V) to the anode of DA04 causes the same results. MONITOR MUTE PATH: Shown going to the Terminal PWB. Labeled as V MUTE 2: The high from Q440 is routed to PST2 pin 9. On the terminal board is an exact same circuit as describe in the Out to Hi-Fi Mute Path above. So the actual circuit is not show here, just the description. The high from the PST2 connector is then sent to the anode of DX03. Then to DX01, and DX02 fire and supply the high to the bases of QX01 and QX02. These in turn ground out the audio to the Monitor Out jacks. Also, the high from the Microprocessor pin 49 to I007 (in pin 3 at 3.3V and out pin 17 at 5V) to the same circuit. CRT MUTE PATH: Shown going to the CRT PWB. Labeled as V MUTE 1: The high from Q440 is routed to PSC pin 11. This high goes to Q8C1 base. This turns on and supplies a ground to the following diodes, D8A3 on the Blue CRT PWB, D853 on the Green CRT PWB, D803 on the Red CRT PWB. When the diodes are supplied with a ground on their cathodes, they remove the base voltage fro the RGB drivers, Q8A3, Q853, and Q803 on the Blue, Green and Red CRT PWBs. FRONT AUDIO OUT HARD MUTE PATH: Labeled as V MUTE 2: The high from Q440 is routed to DA08. The high continues to the base of QA11. When this transistor turns on, it supplies a Lo to pin 11 of IA03 and hard mutes the Audio Out. (Note: This is not the same thing as the Mute se-lected from the customer’s remote. This is supplied by the Front Audio Control IC and functions in three states, No Mute = 100%, 1/2 Mute = 50% and Full Mute = 0%. Also, the high from the Microprocessor pin 49 to I007 (in pin 3 at 3.3V and out pin 17 at 5V) to the same circuit. FRONT AUDIO OUT MUTE and A MUTE PATH: Labeled as V MUTE 2 and A MUTE: The high from Q440 is routed to DA05. The high continues to the base of QA19, and QA10. When these transistor turns on, they in turn ground out the audio going into the Audio Output IC, Right audio in pin 4 of IA03, Left audio in pin 2 of IA03 A MUTE: Also, the high from the Microprocessor pin 71 to I007 (in pin 7 at 3.3V and out pin 13 at 5V) to the anode of DA06 and on to the same circuit. Ft Spk Off: (Front Speaker Off) Also, the high from the Microprocessor pin 72 to the anode of DA07 and on to the same circuit.
RA28
DA02
DA01
QA07
RA27
RA44
DA06
DA05
DA07
RA45
Righ
t
Left
F. S
pk O
ff
I001
DP-
2X S
erie
s C
hass
is A
UD
IO a
nd V
IDEO
MU
TE C
ircui
t
Micro
Pro
cess
or
"SPO
T"Ho
rizon
tal S
weep
Los
s Det
.Ve
rtica
l Swe
ep L
oss D
et.
(Fro
m D
eflec
tion
PWB)
IA03
FRON
T L &
RAu
dio O
utput
Mute
CA59
4 2
R In
R Ou
t
L In L
Out
CA60
11
PAGE 03-18
CA57
CA56
7 12
Mute
= Lo
49I00
73
V MU
TELe
vel
Shift
17V MU
TE 1
72Ft
Spk
Off
CA64
CA63
B
QA09
QA10
19 6IA
04Ft
. Aud
io
SPK
OFF
717
A MU
TE13
A MU
TEV
Mute
2A
Mute
DA08
DA09
RA50
QA11
RA49
RA48
9V
MUTE
2Te
rmina
l PW
B
R555
C465
C466
R556
R559
Q443 D4
14
D412
8H
Blk
24I40
1Ra
infor
est
PPS2
Q444
R557
R558
V MU
TE
R510
R553
Q441
4Sp
ot
Q442
R550
HVcc
9VR5
54
D413
C464
D411
R551
R548
Q440
V MU
TE 2
R560
C467
C561
AC S
ig
R561
R56310V
p/p R562
Q445
D415
D416
CRT
PWB
PSC
R442
R439
D417
R511
Q412
FC H
Blk
Q411
FC V
Blk
PST2
V MU
TE 1
118
PPD2 4
Defle
ction
PWB
HVcc
9V
NOTE
:V
MUTE
1 be
come
sV
MUTE
2 on
Sign
al PW
B 2 &
3Th
en V
MUT
E 1 a
gain
on C
RT P
WB
D402
R441
Righ
tCA
08
CA04
Left
QA08
CA07
CA03
JA01
R LDA
03
DA04
Out T
oHi
-Fi
See S
weep
Loss
Dete
ction
Circu
it Diag
ram
for de
tails
See
expla
natio
nfo
r det
ails
See
expla
natio
nfo
r det
ails
Mod
e
IJ01
SiI9
07B
49
PAGE 03-19
DP-
23, D
P-23
G, D
P-26
, DP-
27 a
nd D
P-27
D C
HA
SSIS
DVI
SIG
NA
L PA
TH (N
ot D
P-24
)
DVJ
DVI
CO
NN
1R
X2-
2R
X2+
3G
ND
2/4
4R
X4+
5R
X4-
6SC
L7
SDA
8VS
YNC
9R
X1-
10R
X1+
1112
RX3
+13
RX3
-14
5V15
GN
D16
HTP
IUG
17R
X0-
18R
X0+
1920
RX5
+21
RX5
-22
GN
DC
23TX
C+
24TX
C-
25C
1 (R
)26
C2
(G)
27C
3 (B
)28
C4
(H)
2930
GN
D1/
3
GN
D0/
5
C5
(GN
D)
C5
(GN
D)
48 3 252 51 5 6R
XC+
RXC
-
RXO
-R
XO+
RX1
-R
X1+
RX2
-R
X2+
IJ0A
ND
C70
02N
215
IJ07 2
14 5
IJ02
ND
C70
02N
81 3
SDA
SCL
IJ04 3
45
394138371713
Res
et
DVc
cVc
cD
ACVc
c
22 32D
ACVc
cBVcc
DVc
cVc
c71
AVcc
AVcc
DJ0
6D
J05
DJ2
9
QJ0
8
9 11 2 4 1
1918D
VIV
DVI
H
VSyn
cH
Sync
3 52623
DVI
GD
VIR
IOG
IOR
QJ0
1Q
J02
731
DVI
BIO
BQ
J03
1240
DVI
DET
SCD
TQ
J06
6 8 13 14 15N
CN
C
10
Res
et
SW+5
DVI
VD
VIH
DVI
GD
VIR
DVI
BD
VID
ET
GN
DG
ND
GN
DG
ND
GN
DG
ND
1012
1621
25
2833
3543
4550
4Al
l of t
hese
pin
s ar
e gr
ound
LJ171
3LJ
15
3
12
DJ2
83
12
DJ2
7
B+
3
12
DJ2
63
12
DJ2
5
B+3
12
DJ2
33
12
DJ2
4
B+
3
12
DJ2
13
12
DJ2
2
B+
DJ0
4DJ0
26
57
46
PET
24D
ACVc
cR27
DAC
VccG
46Vc
c
DJ0
1
DP-2X COMPONENT SYNC CIRCUIT EXPLANATION
PAGE 03-20
(See DP-2X Series Chassis Main/Component Sync Separation Signal Path for details) This diagram shows the route for sync utilized when the set has selected Component inputs. IX02 Main Y Pr/Pb Selector: The Component inputs are Component 1 at pin 59 and Component 2 at pin 5. The Y component for NTSC is in-put at pin 53. Main Y Output from IX02: The Y component from the selected source is output at pin 44. Then through QX22 to the Main Video Chroma Y Pr/Pb Switch IZ02 pin 30 and pin 6. After internal separation, the H Sync is output at pin 17 and the V. Sync is output at pin 15. H. Sync from IZ02 pin 17: This is routed through the transistor QZ14 then to the connector PST1 pin 1. From here it is split. One route is into the PFC1 pin 8 connector on the Flex Converter U303 called M H In (Main Horizontal In). The Flex Con-verter uses this signal for a timing signal as it performs it’s conversions. The other route from the PST1 connector pin 1 is to pin 13 of the Sync selector IC I402. If the control line at pin 11 is high, this H. Sync is routed out pin 14 to pin 16 of the Rainforest IC I401. This sync is used if the set is re-ceiving a true 1080i signal and the Flex Converter is bypassed. V. Sync from IZ02 pin 15: This is routed through the transistor QZ18 then to the connector PST1 pin 2. From here into the PFC1 connector pin 7 on the Flex Converter U303 called M V In (Main Vertical In). The Flex Converter uses this signal for a timing signal as it performs it’s conversions. PinP (Sub) Y Output from IX01: The Y component from the selected source is output at pin 50. Then through QX19 to the Sub Video Chroma Y Pr/Pb Switch IZ01 pin 30 and pin 6. After internal separation, the H Sync is output at pin 17 and the V. Sync is output at pin 15. H. Sync from IZ01 pin 17: This is routed through the transistor QZ13 then to the connector PST2 pin 28. From here it is routed into the PFC1 pin 15 connector on the Flex Converter U303 called S H In (Sub Horizontal In). The Flex Converter uses this signal for a timing signal as it performs it’s conversions. V. Sync from IZ01 pin 15: This is routed through the transistor QZ15 then to the connector PST2 pin 29. From here into the PFC1 connec-tor pin 14 on the Flex Converter U303 called S V In (Sub Vertical In). The Flex Converter uses this signal for a timing signal as it performs it’s conversions. I402 Sync Selector to the Rainforest IC I401: One route for the H. Sync for the Main Picture is from the PST1 connector pin 1 is to pin 13 of the Sync selector IC I402. If the control line at pin 11 is high, this H. Sync is routed out pin 14 to pin 16 of the Rainforest IC I401. This sync is used if the set is receiving a true 1080i signal and the Flex Converter is bypassed. The other route is for Horizontal Sync from the Flex Converter U303 pin 7 of PFC2. This Horizontal Sync signal is called HD Out (Horizontal Digital Output, meaning that the signal has gone through the Digital manipulation within the Flex Converter). This signal is routed to pin 12 of I402. If the control line at pin 11 is Low, this H. Sync is routed out pin 14 to pin 16 of the Rainforest IC I401. This sync is used if the set is using a signal that has been processed by the Flex Converter. Vertical Sync from the Flex Converter U303 to the Rainforest IC I401: The other route is for Vertical Sync from the Flex Converter U303 pin 6 of PFC2. This Vertical Sync signal is called VD Out (Vertical Digital Output, meaning that the signal has gone through the Digital manipulation within the Flex Converter). This signal is routed to pin 15 of the Rainforest IC I401. This sync is used no matter what source, because all vertical timing is the same.
PST
1
21
PST
2
2928
DP-
2X S
ERIE
S C
HA
SSIS
MA
IN/C
OM
PON
ENT
SYN
C S
EPA
RA
TIO
N S
IGN
AL
PATH
PAGE 03-21
IZ02
Mai
nY
Pr/P
bSe
lect
or
S-In
3, 4
, 5M
ain
Y4
Mai
n Y
2From
3 D
Y/C
H S
ync
V S
ync
30
QZ1
8M
ain
Com
pone
nt Y
IX02
Mai
nY
Pr/P
bSe
lect
or
5 59
From
3 D
Y/C
Com
pone
nt 1
Y
4453
Com
pone
nt 2
Y
DV
I Y
IZ01
Sub
YPr
/Pb
Sele
ctor
4
Sub
Y2
From
3 D
Y/C
Sub
H S
ync
Sub
V S
ync
30Su
bC
ompo
nent
Y
50
QZ1
4
QZ1
5
QZ1
3
PFC
2 U30
3FC
4U
nit
Flex Converter
16 18 20
YO
ut
PBO
ut
PRO
ut
PFC
1
8 7 15 14
M H
In
M V
In
S H
In
S V
In
S-In
3, 4
, 5M
ain
Y
I402
11
7H
D O
ut
6V
D O
ut
XLo
Hi
14
1213
16 28
HD
In
Sync
SW
I401
Rai
nfor
est I
C
15V
D In
Con
trol
6D
Syn
c2 In
6
VD
-Out
HD
-Out
VD
-Out
HD
-Out
QX
22
QX
19
17 15 17 15D
Syn
c1 In
Y O
ut 1
Y O
ut 2
Mai
n
Sub
D S
ync2
In
D S
ync1
In
See
DP-
2X C
hass
isVi
deo
Sign
al P
ath
NTS
C,
Com
pone
nt, O
SD
THIS PAGE LEFT BLANK
DP-2X CHASSIS DIAGRAMS
AUDIO INFORMATION
SECTION 4
THIS PAGE LEFT BLANK
DP-2X AUDIO CIRCUIT EXPLANATION
PAGE 04-01
(See DP-2X Chassis Audio (Main-Terminal) Signal Path for details) IX01 AUDIO VIDEO SELECTOR IC: The main Audio path is delivered to the Audio/Video Selector IC IX01 to the following pins; 62 (Left) and 64 (Right): This is the Audio input from the Main Tuner U301. The integrated Tuner has an Inter-nal Audio decoding circuit that outputs Lt (Left Total) from pin 26 and Rt (Right Total) from pin 27. The Left continues through the PST1 connector pin 21 and the Right continues to pin 20. They arrive at IX01 pins 62 and 64 respectively. 2 (DM-Left) and 4 (DM-Right): This is the Audio input from the ATSC Tuner UD2002. The Digital Tuner has an Internal Audio decoding circuit that outputs Lt (Left Total) from pin 10 and Rt (Right Total) from pin 9. The Left continues through the PST1 connector pin 25 and the Right continues to pin 26. They arrive at IX01 pins 2 and 4 respectively. The Digital Module (ATSC Tuner) is only available on the DP-26 chassis). 59 (Left) and 61 (Right): This is the Audio input from Auxiliary 1 input. This audio is associated with component input 1 and with DVI input. (DVI is not available on the DP-24 chassis). 29 (Left) and 31 (Right): This is the Audio input from Auxiliary 2 input. This audio is associated with component input 2 which also accepts composite video on the Y jack. 16 (Left) and 18 (Right): This is the Audio input from Auxiliary 3 input, composite or S-In only. 9 (Left) and 10 (Right): This is the Audio input from Auxiliary 4 input, composite or S-In only. 23 (Left) and 25 (Right): This is the Audio input from the front Auxiliary 5 input, composite or S-In only. These inputs are delivered through the PFT connector pins 4 and 5 respectively. MONITOR OUTPUTS: 38 (Left) and 40 (Right): This is the Monitor Audio Outputs. LEFT and RIGHT OUTPUTS: 43 (Left) and 35 (Right): This is the Left Total and Right Total output which represent the Audio associated with the Main picture. The Lt and Rt represent the fact that the Audio has any Dolby ® encoding still embedded. The outputs are then routed through the PST1 connector pins 10 (Left) and 9 (Right) to the Center Select IC I005 pins 2 and 12 respectively. I005 is responsible for selecting the audio input from the Center Jack when the cus-tomer has set the television to operate in TV as Center Mode. The Center audio is routed to pins 1 and 13. The control switching signal is provided by the Microprocessor I001 pin 61 through the inverter QA16 to pin 10 and 11. A low on these pins with switch to receive inputs from the main L and R and a high on these pins will place the IC into the Center mode. The audio from I005 leaves pin 15 Left and 14 Right and into the Audio Control IC IA01. IA01 AUDIO CONTROL IC: This IC is responsible for controlling the audio Surround formats as well as volume, bass, balance, treble and customer mute. The Microprocessor outputs I2C bus control lines from pin 28 (SCL) and 31 (SDA) to pin 14 and 13 respectively. Dependant upon the Surround mode selected the audio is interfaced with IA02 which acts as the BBE/SRS IC. The control pins for IA02 are listed in the table to the right. The Audio is output from pin 8 (L) and 23 (R) to IA04 which buffers the audio and outputs on pin 6 (L) and 19 (R) to two different circuits. Primary route is to the Audio Output IC IA03 pins 2 (L) and 4 (R) and out pin 12 (L) and 7 (R) to the speaker plugs PL and PR. The Secondary route from IA04 is to the Out to Hi-Fi jacks. (See the Audio Video Mute circuit for details on the Mute transistors operation and control).
BBE LOGIC (NJM2155) IA04
SRS LOGIC (NJM2198) IA02
L/H
Mode2
L
H
L
L
OFF
Pin 13
L
Mode1
H
H
H
H
ON
Pin 12
BYPASS (SRS OFF)
SRS STEREO
SRS MONAURAL
MODE LOGIC
BBE (Pin 8)
MACH3 (Pin 11)
MODE LOGIC
V523 17
Aux
5 L
eft
Aux
5 R
ight
25
Fron
t Con
trol P
WB
U30
1M
ain
Tune
r64 62
SIG
NAL
PW
BSE
LO
UT
DP-
2X C
hass
is A
udio
(Mai
n-Te
rmin
al) S
igna
l Pat
h
TER
MIN
AL P
WB
MO
NO
UTIX
01A/
V Se
lect
TV M
ain
R
TV M
ain
L
V159 61
Aux
1 L
eft
Aux
1 R
ight
V229 31
Aux
2 L
eft
Aux
2 R
ight
V316 18
Aux
3 L
eft
Aux
3 R
ight
V49 11
Aux
4 L
eft
Aux
4 R
ight
MO
N38 40
Mon
itor O
ut L
eft
Mon
itor O
ut R
ight
JA01
HiF
i Out
24
IA03
- + - +
7
Fron
t Aud
io O
utTA
8258
H
42PR
FR (W
O) O
ut
FR (T
W) O
ut
42PL12
FL (T
W) O
ut
SIG
NAL
PW
B
PFT
SIG
NAL
PW
B
PAGE 04-02
QX3
0
QX3
1
10 94543
20 212627
54
I005 Y
LoHi X
1
Hi
Lo
10 112 131 12
QA1
6TV
as
Cen
ter
CC
ente
r In
SCL
SDA
IA02
BB
S/SR
S
BB
Eout
R
BB
Eout
L
RIn
LIn
Tone
R In
Tone
L In
RO
ut
LOut
MO
DE
1
MO
DE
2
27 4 26 518 17
23 24 15 1612 13
14 1330 1
IA04
Rig
ht IA01
Audi
o C
ontro
l
Left
15 14
L O
ut1
68
Left
R O
ut24
1923
Rig
ht
CA8
1
CA7
6
QA0
4
QA0
3
QA0
6
QA0
5L
28 3161I0
01
R
QA0
9Se
e AV
Mut
eC
ircui
t Dia
gram
See
AV M
ute
Circ
uit D
iagr
amQ
A10
See
AV M
ute
Circ
uit D
iagr
am
FL (W
O) O
ut
QA0
8
QA07
Left
Out
Rig
ht O
ut
L R Mic
ro
PST1
= L
BB
E LO
GIC
(NJM
2155
) IA
04
SRS
LOG
IC (N
JM21
98) I
A02
L/H
Mod
e2
L H L LOFF
Pin
13
L
Mod
e1
H H H HON
Pin
12
BY
PASS
(SR
S O
FF)
SRS
STER
EO
SRS
MO
NA
UR
AL
MO
DE
LO
GIC
BB
E (P
in 8
)
MA
CH
3 (P
in 1
1)
MO
DE
LO
GIC
57 63
Mac
h3
8 11M
ach3
BB
E
BB
E
QA1
4 QA1
3
T o I A 0 2
UD
2002
ATS
C T
uner
DP-
26 O
NLY
4 2
DM
R
DM
L26 25
109
Com
pone
nt 1
or
DVI
(Not
DP2
4)
Tune
r Aud
io
Dig
ital
Tune
r Aud
io
Com
pone
nt 2
Com
posi
te 2
Com
posi
te 3
S-In
3
Com
posi
te 4
S-In
4
Com
posi
te 5
S-In
5
DP-2X CHASSIS DIAGRAMS
DEFLECTION INFORMATION
SECTION 5
THIS PAGE LEFT BLANK
DP-2X HORIZONTAL DRIVE CIRCUIT EXPLANATION
PAGE 05-01
HORIZONTAL DRIVE CIRCUIT DIAGRAM DESCRIPTION: (Use the DP-2X Horizontal Drive Circuit Diagram for details) CIRCUIT DESCRIPTION When B+ arrives at the Rainforest IC I401 pin (19), horizontal drive is output from pin (26). The drive signal is routed through the connector PSS2, PPD2 pin 8 to the Horizontal Driver Transistor Q709. This transistor switches the ground return for pin (8) of the Driver transformer (T702). SW+28 volts is supplied to pin (5) and this switching allows EMF to develop. As this signal collapses, it creates a pulse on the output pin of (T702) at pin (4) to the base of the Deflection Horizontal output transistor Q777. This transistor provides primary switch-ing pulses for the Deflection Transformer T701. Q777 TRANSISTOR PRODUCES THE FOLLOWING OUTPUT PULSES;
1. The Dynamic Focus OUT Circuit to QF01: A Dynamic Focus waveform, (Horz. Parabola) is created. This is a parabolic waveform that is superimposed upon the static focus voltage to compensate for beam shape abnormalities which occur on the outside edges of the screen because the beam has to travel fur-ther to those locations.
2. Horizontal Deflection Yokes drive signals. The collector of Q777 provides the drive signal for all Horizontal Deflection Yokes.
T701 TRANSFORMER PRODUCES THE FOLLOWING OUTPUT PULSES; • Deflection H. Pulse from pin (7): This pulse is used by;
HORIZONTAL BLANKING (H. BLK) GENERATED FROM PIN (7): The Horizontal Pulse is also routed to the Horizontal Blanking generation transistor Q706. This transistor gener-ates the 13V P/P called H Blk. This signal goes to the following circuits; • To the PPD2, PPD2 connector pin 8 to pin (24) of I401 as FBP In. Here this signal is used as a comparison
signal. It is compared to the reference signal coming in at pin (16) Horizontal Sync. If there are any differ-ences between these two signals, the output Drive signal from pin (26) is corrected.
NOTE: When a 1080i signal is input through component inputs, the Rainforest IC detects this as well and outputs the ABL Switch signal from pin (36). (See ABL Switch Circuit Diagram for details). The Reference signal for Horizontal Sync now becomes the Y input from component, pin (8).
• The H Blk signal is routed from here to the the Microprocessor which uses this signal for OSD positioning and for Station Detection during Auto programming within the coincidence detector, also as a detection sig-nal to activate the AFC Loop. The PinP unit uses this signal for switching purposes. Like the read/write clock, positioning, etc…
• Through the PDG connector pin 14 to the Convergence circuit for correction waveform generation. • Through CN01 to the Sweep Loss Circuit (QN01) to shut off the drive to the CRTs if Horizontal deflection
is lost. HORIZONTAL DRIVE FOR THE HIGH VOLTAGE:
• The Horizontal Blanking signal H Blk from Q706 is also sent to the High Voltage Driver IC IH01 pin (3). This IC uses this signal as its reference signal to produce the High Voltage Drive waveform output from pin (1). This output is routed to the driver transistors, QH02. Then to the High Voltage Horizontal Output Tran-sistor QH01. This transistor switches the primary of the Flyback transformer TH01. Deflection SW +115 is sent through pin (9) and output pin (10) to the collector of the Horizontal Output Transistor QH01.
A sample of the High Voltage is output from the Flyback transformer TH01 pin (12). This voltage is sent to pin (9) of the High Voltage Driver IC IH01. This voltage is compared to the reference voltage available at pin (12).
(Continued on page 2)
DP-2X HORIZONTAL DRIVE CIRCUIT EXPLANATION
PAGE 05-02
If there is a difference between the two voltages, an error voltage is generated and output from pin (10) and input again at pin (11) where it manipulates the PWM (Pulse With Modulation) signal producing the Horizontal Drive signal output from pin (1). It’s important to notice that the High Voltage circuit can not function without the Horizontal Deflection circuit providing a drive signal. GENERAL INFORMATION: The DP-2X deflection circuit differs from analog Hitachi projection televisions. It utilizes in a sense, two hori-zontal output circuits. One for Deflection and one for High Voltage. This allows for better deflection stabilization and is not influenced by fluctuations of the High Voltage circuit which may cause unacceptable breathing and side pulling of the deflection.
HV
Sam
ple
I4
01
24
19
H O
ut26
FBP
In
HV
cc 9
.3V
21O
sc.
X40
1
16H
. Syn
c In
From
Fle
xC
onve
rter
61
7 8
SW +
115
V
Def
.H
Pul
se
58
SW +
28V
Q77
7
T702
H. D
ef. Y
oke
G
H. D
ef. Y
oke
B
H. D
ef. Y
oke
R
T70
1
14
H.B
lk.
To C
onve
rgen
ceC
ircui
t
To H
. Sw
eep
Loss
Det
. Circ
uit Q
N01
IH01
3G
en
10
Driv
e
9 10
Hig
hV
olta
ge
TH
01
12FB
In
PAGE 05-03
HV
CO
VC
C
HD
1 In
DP-
2X S
ERIE
S C
HA
SSIS
HO
RIZ
ON
TAL
DR
IVE
CIR
CU
IT
8 6
9PP
S2
PPS3
Sign
al P
WB
Q70
1
H.B
lk.
H O
ut
Com
1
E r r o r
1
To M
icro
. for
OSD
, Aut
o Pr
og, S
D, A
FC,
810
80i
Thro
ugh
Mod
e
See
Vol
tage
and
Wav
efor
mC
hart
on n
ext p
age.
Y2
In
Rain
fore
st IC
8 6
PPD
2Pow
erSu
pply
PWB
Pow
erSu
pply
PWB
I9103 2
Pow
erO
n/O
ff
SW HVcc
R74
8
R74
8D
715
C72
5
R73
5
D70
9
Side
Pin
Mod
ulat
or
2Q
709 Q
706
To D
ynam
ic F
ocus
QF0
1
RH
07
CN
01
14PDG
DH
04
11
RH
22D
H05
9
QH
02Q
H01
Hor
izon
tal
Out
put
9
PPD
6
10
SW +
115V
Ref
. V.
12
DH
01
SW +
9V2
PPD
3R
H02
RH
01
CN
01
DP-2X IH01 HIGH VOLTAGE DRIVER IC WAVEFORM AND VOLTAGES
PAGE 05-04
IH01 NOT RUNNING:
Pin 1 = 12.28V Pin 2 = 11.86V Pin 3 = 3.96V Pin 4 = 3.5V Pin 5 = 1.089V Pin 6 = 0.021V Pin 7 = 0.0V Pin 8 = 0.0V Pin 9 = 0.019V Pin 10 = 0.038V Pin 11 = 0.038V Pin 12 = 4.90V Pin 13 = 0.05V Pin 14 = 4.59V Pin 15 = 4.96V Pin 16 = 0.0V
Pin 1 12V P/P 33.75Khz
Pin 3 4.5V P/P 33.75Khz
Pin 4 3V P/P 33.75Khz
NOT RUNNING EXPLANATION: This situation can happen and possibly lead the Service Technician off on the wrong path. Take a quick look at the voltages for pin 3 and 14. This is the key. These two pins tie back to the Horz. and Vert. Sweep Loss Detec-tion Circuit. (See page 05-05 for the Sweep Loss Detection Circuit Diagram). If the Sweep Loss circuit is activated, it outputs a high from QN02. This high is used to shut off the CRT to prevent CRT burn, How-ever, the Collector of QN02 is also routed to these two pins through diodes DN09 to pin 14 and DN10 to pin 3. When QN02 goes high, it drives pin 3 and 14 high which turns off the internal oscillator of IH01 via pin 3. This action stops Horizontal Drive to the High Voltage circuit. This action causes pin 1 to satu-rate and it goes High. Note that pin 14 is tied to an internal op-amp (-) leg. This cause the output to stop. So no Horizontal Drive is allowed to pass to the out-put amp. connected to pin 1.
-
-
+
10
+
11 12 13 14
+
--
REF
15Gnd
16
UVLOGENAGCUVP OVP POUT
8 7 6 5 4 3 2 1
9
IH01 NORMAL OPERATION: Pin 1 = 6.80V with Color Bar, Varies with Brightness levels. Pin 2 = 11.72V Pin 3 = 0.59V Pin 4 = 2.47V Pin 5 = 1.60V Pin 6 = 10.58V Pin 7 = 0.0V Pin 8 = 0.0V Pin 9 = 4.90V Pin 10 = 0.03V Pin 11 = 0.03V Pin 12 = 4.90V Pin 13 = 0.05V Pin 14 = 2.02V Pin 15 = 4.96V Pin 16 = 0.0V
DP-2X SWEEP LOSS DETECTION CIRCUIT EXPLANATION
PAGE 05-05
(See DP-2X Sweep Loss Detection Circuit for details) The key component in the Sweep Loss Detection circuit is QN02. This transistor is normally biased off. When the base becomes 0.6V below the emitter, it will be turned on, causing the SW +9V to be applied to two different circuits, the Spot circuit and the High Voltage Drive circuit. SPOT ACTIVATION CIRCUIT When QN02 is turned on, the SW +9V will be applied to the anode of DN11, forward biasing it. This voltage will then pass through DN11. It will then be clamped by DN12, and arrive at pin 4 of PPD2, PPS2. It will then be directed to the Signal PWB where it will pass through D413 and activate the Video Mute circuitry Q442 - Q441. This is done to prevent CRT burns. (See DP-2X Audio Video Mute Circuit for details) A control (enable) circuit for SPOT is routed from pin 5 of PPS2, PPD2 called “CUT OFF”. This will activate when accessing certain adjustments parameters in the service mode; i.e. turning off vertical drive for making CRT drive or cut-off adjustments. When Vertical Drive is defeated, the Vertical Sweep loss circuit would acti-vate. Cut Off is produced from the Microprocessor I001 pin 47 and routed to QN06 to “inhibit” the Spot line from activating and shutting off the CRTs. HIGH VOLTAGE DRIVE CIRCUIT When QN02 is turned on, the SW +9V will also be routed through RN15 and DN09 and applied to the High Voltage Drive IC IH01 at pin 14. When this occurs, the IC will stop generating the drive signal that is used to produce High Voltage via QH02, the High Voltage Driver. Again, this is done to prevent CRT burn, especially during sweep loss. This high is also routed through RN16, DN10 to pin 3 of IH01 which also kills the internal drive. CONCERNING QN02 There are several factors that can cause QN02 to activate; loss of vertical or horizontal blanking. Loss of Vertical Blanking (V Blk) The Vertical pulse at the base of QN05 switches ON05 on and off at the vertical rate. This discharges CN03 suf-ficiently enough to prevent the base of QN04 from going high to turn it on and activate QN02. When the 24 Vp/p positive vertical blanking pulse is missing from CN04 to the base of QN05, it will be turned off, which will cause the collector to pull up high because CN03 charges up through RN11. This in turn will cause QN04 to turn on because it’s base pulls up high, creating an increase of current flow from emitter to collec-tor and through RN09. RN08, (which is located across the emitter base junction of QN02), to the SW +9V sup-ply. This increase of current flow through RN08 will bias on QN02 and the events described in “Spot Activation Circuit” above will occur. Loss of Horizontal Blanking (H Blk) The Horizontal pulse at the base of QN01 switches ON01 on and off at the horizontal rate. This discharges CN02 sufficiently enough to prevent the base of QN03 from going high to turn it on and activate QN02. When the 11.6 Vp/p positive horizontal blanking pulse is missing from CN01 to the base of QN01, it will be turned off, which will cause the collector to go high through DN03, RN02 as the SW +9V charges CN02 . This in turn will cause QN03 to turn on because it’s base is pulled up high when DN02 fires. When QN03 turns on, an increase of current flow from emitter to collector, through RN10, and up through RN08. This increase of current flow through RN08 will bias on QN02 and the events described in “Spot Activation Circuit” above will occur.
RN02
RN03CN02
Prevents CRT Burn
DP-2X SWEEP LOSS DETECTION CIRCUIT
RN11
CN03
CN04
RN13V. Blk.
24V P/P
H. Blk.CN01 RN04
RN05
DN01
RN01
RN10
RN08
RN06
11.6V P/P
SPOT
RN09
Vertical BlankingFrom Pin 11 I601
Horizontal BlankingFrom Q706 Emitter
PAGE 05-06
QN01 IH01
High VoltageDriver IC
4
From I001MicroPin 47
Spot InhibitWhen Vertical Driveis turned Off duringadjustment, I 2C.
SW+9V
RN15
StopsDrive
RN16
RH07
Stops High VoltageDrive Signals Frombeing producedwhen Sweep Loss isdetected.
From PowerSupply Circuit
Diagram
RN18
SW+7V
PPD2
RN175CUT OFF
RN12
RN14
To Q442Signal3of 3
See A/VMUTECircuit
DN12
DN13
DN08
DN06
DN07
DN14
DN11
QN06
4
PPS2
5
DN02
DN03
QN03
QN02
DN10
DN09
QN04QN05
StopsOsc
14
3
H. Blk
DN04
DP-2X VERTICAL OUTPUT CIRCUIT EXPLANATION
PAGE 05-07
(See the DP-2X Series Chassis Vertical Output Circuit for details) I601 B+: The Vertical Output IC I601 requires SW+28V to operated. This voltage is supplied from the Power Supply. The output for the SW+28V pulse is from pin 14 of T902. This power supply is protected by E902, rectified by D918, filtered by C929, L913, C950 and output from the PPD6 connector pin 1 and 2. It arrives at the Deflection PWB and is routed through the Vertical B+ Excessive Current Sensor R629, Q604 to pin 10 of I601. TRIGGER PULSE: The Trigger pulse is routed from the Rainforest IC I401 pin 27 on the Signal PWB. It is output from the PPD2 connector pin 10, through the Power Supply PWB and then through the PPS2 connector pin 10 to the Deflection PWB. It is then sent to the Trigger Input on I601 pin 3. During Trace, the internal Ramp Generator circuit using C603 connected to pin 7 as the time constant begins charging. As it charges, the Pump Up circuit is also charging from the SW+28V to C605, through pin 11 to an internal switch of I601. When the Trigger pulse arrives (Retrace Time), the internal switch toggles over to the output stage push pull pair inside I601, and the +28V charged capacitor C605 discharges. The output stage push pull pair inside I601 already have +28V input from pin 10. So the output pulse from pin 1 is now near 50V p/p. This is only needed for a short duration of time, (retrace) so the Charge Pump circuit eliminates the need for a 50V power supply. (V BLK) VERTICAL BLANKING PULSE GENERATION: When the Charge Pump discharges and produces the 50V p/p pulse for Vertical drive during retrace, this pulse from pin 11 is also routed out as the Vertical Blanking pulse. It’s amplitude is around 21V p/p and is sent to the following circuits;
• Vertical Sweep Loss detection circuit • Convergence circuit for vertical correction waveform generation • To the PPS2, PPD2 connector pin 12 to be sent to various circuits on the signal PWB. The Micro-
processor uses this signal to time it’s OSD. VERTICAL OUTPUT PULSE: The Vertical Output pulse is then routed to the Vertical Yokes generating a linear sawtooth current which moves the beam. (Trace = from top to bottom, Retrace = from bottom to top). This linear current is generated by the charge time constant of the vertical yokes charging C607 through the low ohm resistors R619, R620. VERTICAL YOKE CHARGE PULSE: The pulse generated on the positive side of C607 is also routed through the parabolic wave form generation cir-cuit of R621, and C608 to the side pincushion circuit and to the dynamic focus circuit for corrections to deflec-tion and focus. The pulse generated on the positive side of C607 is also routed back to I601 pin 8 and 9. The AC component of this signal is for vertical linearity compensation. The DC component of this signal and the DC component pro-vided by the Vertical size pot into pin 4 are routed back to the Ramp generator circuit described above. The DC component determines the charge time associated with the ramp generator or in other words, the Vertical height. D SIZE SWITCH: When Magic Focus is activated by either the Magic Focus button or customer’s menu or during service when the sensors are initialized, Q603 receives the D Size command from the Digital Convergence Unit, UKDG pin 15 of PDS connector. When Q603 turns on, it bypasses R611 and lowers the resistance from R607 (Vertical Size Pot) to ground. This increases the Vertical size to allow positive contact of the light pattern hitting the sensors.
I401
55
VP
Out
27
HV
cc
21O
sc.
15V
. Syn
c In
From
Fle
xC
onve
rter
V. D
ef. Y
oke
B
I601
3
PAGE 05-08
HV
CO
VC
C
VD
1 In
DP-
2X S
ERIE
S C
HA
SSIS
VER
TIC
AL
OU
TPU
T C
IRC
UIT
12 10
9
PPD
2PP
S3
Sign
al P
WB
V.B
lk.
Pow
erSu
pply
PW
B
1
To M
icro
. for
OSD
Pos
ition
ing
V D
rive
Trig
ger
Inpu
t
V O
UT
R62
2C
609
D60
5
8
D60
4
R62
62
PMB 1
R62
72
PMG 1
R62
82
PMR 1
R62
5
D60
7
D60
6O
utpu
tSt
age
Vs
9
R60
4
R60
5
2
Inve
rting
Inpu
t
Buf
fer
Out
R61
6
C60
722
00/2
5
R62
01.
2 oh
mR62
1
C60
8
To S
ide
Pin
Cus
hion
Circ
uit
To D
ynam
icFo
cus C
ircui
t
6G
ndV
s
28V
D60
3
C60
4
7
C60
3
Ram
pG
en
5C
602
NC
R60
2
D60
1
4H
ight
Adj
V. D
ef. Y
oke
G
V. D
ef. Y
okeR
11Fl
ybac
kG
en
C60
5+ -
R61
3
R61
4V
OU
T
L601
R61
91.
2 oh
m
V.B
lk.
To V
ertic
alSw
eep
Loss
Det
ectio
n C
ircui
t
To C
onv.
Circ
uit
X Ra
yPr
otec
t
D60
8Q
604
R62
90.
68
R63
1
R63
0
C61
0
10
D S
izeQ
603
R60
7 V
Siz
eR
608
R61
8
L602
V-
V+
V-
V+
V-
V+
V.B
lk.
R61
1
R61
7
R60
6
C60
6+ -
+ -
+ -
+ -
+-
12 10PPS2 Po
wer
Supp
lyPW
B
8M
ain
Y D
irect
R63
2
DP-2X SIDE PINCUSHION CIRCUIT EXPLANATION
PAGE 05-09
(See the DP-2X Side Pincushion Circuit for details) Due to the nature of deflection, the sides of the picture has a tendencies to pull in similar to an hour glass. The Side pincushion circuit is responsible for manipulating deflection to compensate. This is accomplished by super imposing a vertical parabolic waveform on the DC voltage utilized for Horizontal Size. VERTICAL YOKE CHARGE PULSE: (See Vertical Output Circuit for details) The pulse generated on the positive side of C607 is routed through the parabolic wave form generation circuit of R621, and C608 to the side pincushion circuit. SIDE PIN WAVE FORM GENERATION IC: Then through R742, C702, R709 to pin 6 of I701. This is the positive leg of the internal op-amp. Also attached to this input circuit is the Horizontal Size circuit comprised of R710, R711, R713 and clamped by D714. The variable resistor R711 which adjust the DC level at pin 6. The negative leg of the op-amp is connected through pin 5 to the feedback circuit from the Side Pin Cushion output circuit for stability. The output of the DC offset voltage with Vertical parabolic wave form attached is then routed out pin 7 to the base of Q703. This transistor has it’s emitter off set above ground by D713, R747 back to the SW +9V and R704. This transistor drives the base of the Side Pin Cushion modulator transistor Q701. The collector of Q701 is connected to the Deflection SW +115V. The DC offset voltage and Vertical parabolic side pin cushion com-pensation wave form is now super imposed on the SW +115V which is sent to the Deflection Transformer T701 and the Horizontal Linearity circuit C715, L703, R729 to the Horizontal Yoke returns. D SIZE SWITCH: When Magic Focus is activated by either the Magic Focus button or customer’s menu or during service when the sensors are initialized, Q710 receives the D Size command from the Digital Convergence Unit, UKDG pin 15 of PDS connector. When Q710 turns on, it bypasses R714 and lowers the resistance from the emitter of Q701 to ground. This increases the Horizontal size to allow positive contact of the light pattern hitting the sensors. X-RAY PROTECT: If something should fail within the Side Pincushion circuit that could cause a CRT burn, the voltage at pin 7 of I701 is monitored by D702. If this zener fires because the voltage at it’s cathode increases above a specified level, D703 would forward bias and send a Shut Down command through the Protect line. (See Deflection Protect Power Supply Shut Down Circuit Diagram for details.)
To Q
705
H. B
lk G
ener
ator
DP-
2X S
IDE
PIN
CU
SHIO
N C
IRC
UIT
DIA
GR
AM
D S
IZE
R70
1Q
703
PAGE 05-10
SW +
9V
13
42
86
57
+-
+ -
I701
SW +
115V
R70
2
R70
3
R71
4
Q70
1
Q71
0
R70
4
D71
3
R70
8
R74
7
R70
7
R70
6
D70
1
R71
5
C70
1
R71
7
C70
1
D70
2D
703
X-R
AY
Pro
tect
C72
2 R72
1SW
+11V
R71
0
R71
1
R71
3
R71
2
D71
4H
Siz
eA
djR70
9C
702
R74
2
V P
arab
olic
C71
5L7
03R
729
8.96
V4.
39V
5.17
V5.
14V
6 1Q
777
7 8
T70
1D
efle
ctio
n H
oriz
onta
l Driv
er
Sens
or In
itial
ize
= H
iM
agic
Foc
us =
Hi
To H
. Lin
earit
y of
f H. Y
oke
Ret
urns
L704
, L70
5
To H
. Def
lect
ion
Yoke
s
DP-2X CHASSIS DIAGRAMS
DIGITAL CONVERGENCE INFORMATION
SECTION 6
THIS PAGE LEFT BLANK
DP-2X DIGITAL CONVERGENCE INTERFACE CIRCUIT EXPLANATION
PAGE 06-01
See DP-2X Chassis Digital Convergence Interconnection Circuit Diagram for details. The Digital Convergence circuit is responsible for maintaining proper convergence of all three colors being pro-duced by the CRTs. Many different abnormalities can be quickly corrected by running Magic Focus. The Digital convergence Interconnect Diagram depicts how the Digital Convergence Circuit is interfaced with the rest of the Projection’s circuits. The main components and/or circuits are; • THE DIGITAL CONVERGENCE UNIT (DCU) • INFRARED REMOTE RECEIVER • ON SCREEN DISPLAY PATH • CONVERGENCE OUTPUT STKs • CONVERGENCE YOKES • MAGIC FOCUS SENSORS AND INTERFACE • MICROPROCESSOR • RAINFOREST IC (Video Processor). • SERVICE ONLY SWITCH • MAGIC FOCUS activation by Magic Focus Switch on Front Control Panel or customer’s Menu. THE DIGITAL CONVERGENCE UNIT (DCU) (8 Sensor array). The DCU is the heart of the Digital convergence circuit. Held within are all the necessary components for gener-ating the necessary waveforms for correction, and associated memories for the adjustment data and Magic Focus Data.
The Block above shows the relationship of the DCU to the rest of the set. Note that the light being produced by the CRTs is what is used by the sensors for Magic Focus. This allows the DCU to make adjustments regardless of circuit changes, magnet influence or mechanical, by actually using the light on the screen to make judgments. EEPROM AND SRAM SHOWN IN FIGURE 1: (8 Sensor Array). Each color can be adjusted in any one of 117 different locations. The internal workings of the DCU can actually make 256 adjustment points per color. These adjustment points are actual digital data stored in memory. This
(Continued on page 2)
DIGITALCONVERGENCECIRCUIT
INTERPOLATION
X6 X6 X6X6X1
CY CLAMP
CRT
RG
B
H
V
117 Points Per/Color
Light
Sensors (X8)
Sensor PWBA/DData Comparator Serial-Parallel
Converter
TimingController
Stored Light Sensor Data
Technician's Eye
Error Data
EEPROM2K Bit
MIRROR
AC Applied, Copy from EEPROM, then caculations will be made. Time, approx. 20 sec.
Calculation of other 139 points per/color
Back Up
To Video Circuits
Addressableby
Technician
Also available;35 Adjustment Points9 Adjustment Points
PointsPer/Color
Via O.S.D.
117 Points Per/Color D/A Conv.Static Centering
Stored during Initialize
between stored dataand light sensor data
One Chip CPU
Infra-Red Decoder
Digital CrossHatch Gen. Timing
Controler
Serial/ParallelConverter
Gate Array 4000 gates
S-RAM(256Kbit)
FAST
EEPROM(2Kbit)
SLOW
8 bit128 Kbit
D/A
1st S
/H
2nd
S/H
LPF
CLA
MP
256 Adjusted
Displays CrossHatch
SCREENAdjust through observation
RemoteControl
Figure 1
DP-2X DIGITAL CONVERGENCE INTERFACE CIRCUIT EXPLANATION
PAGE 06-02
data represents a specific correction signal for that specific location. When the Service Technician makes any adjustment, the new information must be stored in memory, EEPROM. The EEPROM only stores the 117 differ-ent adjustment points data, the SRAM interpolates to come up the additional 139 adjustment points for a total of 256 per color. The EEPROM data is slow in relationship to the actual deflection raster change. The SRAM is a very fast memory. So, during the first application of AC power, the EEPROM data is read and the SRAM makes the interpolation and as long as power remains, interpolation no longer has to be made. This can be seen during an adjustment. If the Interpolation key is pressed on the remote control, what is happen-ing is that the SRAM must make those additional calculations beyond the 117 made by the Servicer and this is all placed into memory. INFRARED REMOTE CONTROL INPUT SHOWN IN FIGURE 1: As can be seen in Figure 1, the Infrared Remote control signals actually manipulate the internal data when the Service Only Switch is pressed on the Deflection PWB. This process actually prevents the Microprocessor from responding to Remote commands, via a Busy line output from the DCU. INTERNAL CONTROLLER, D/A CONVERTERS SHOWN IN FIGURE 1: The internal controller, takes the stored data and converts it to a complicated Convergence correction waveform for each color. The Data is converted through the D/A converter, 1st and 2nd sample and hold, the Low Pass Fil-ter that smoothes out the parasitic harmonic pulses from the digital circuit and the output Clamp that fixes the DC offset level. The DC offset voltage is adjusted by several things. • Raster Centering. The Raster Centering adjustment actually moves the DC offset voltage for Horizontal
and Vertical direction. This Offset voltage will move the entire raster Up or Down, Left or Right. When a complete Digital Convergence procedure has been performed and the adjustment information stored in memory by pressing the PIP Mode button twice (2), it is mandatory to run Sensor Initialization. If Sensor Initialization is not performed, the set will not allow Magic Focus to operate. If the Magic Focus button is pressed, the screen will display an adjustment grid instead. This is done by pressing the PIP-MODE button on the remote once (1), then pressing the PIP CH button. This begins a preprogrammed generation of different light patterns. Magic Focus memory memorizes the characteris-tics of the light pattern produced by the digital convergence module. If a convergence touchup is required in the future, the customer simply presses the Magic Focus button on the front panel or activates it from the customer’s menu and the set begins another preprogrammed production of different light patterns. This automated process duplicates the same light pattern it memorized from the initialization process, re-aligns the set to the memorized convergence condition. Note that this process is using “Light” as it’s source. This is a better process than using waveforms or voltages as it is adjusting using the actual light pattern as see by the customer. “MAGIC FOCUS” SENSORS SHOWN ON FIGURE 1: This process is a joint effort between the digital convergence module and 8 Photo-sensors, physically located on the middle edges of the cabinet and the centers of the top and bottom, just behind the screen. The physical place-ment of the sensors assures that they will not produce a shadow on the screen that can be seen by the customer. Magic Focus is activated by pressing the Magic button inside the front control panel door or by the Customer’s Menu. An on-screen graphic display pattern will be displayed to confirm that the automatic convergence mode (Magic Focus) has begun. The digital convergence module produces different patterns for each CRT, and the sensors on the side of the cabinet pick up the transmitted light and generate a DC voltage. This voltage is sent to the DCU and converted to digital data and compared with the memorized sensor initialization data. Distinct patterns will be generated in each primary color. As the process continues, the digital module manipulates the convergence correction wave-forms that it is producing to force the convergence back into the original memorized configuration. When all cycles have been completed, the set will return to the original signal and the convergence will be cor-rected. In most cases, activating the Magic Focus will allow the set to correct itself, without further adjustments.
(Continued on page 3)
DP-2X DIGITAL CONVERGENCE INTERFACE CIRCUIT EXPLANATION
PAGE 06-03
EXPLANATION OF THE DIGITAL CONVERGENCE INTERCONNECT DIAGRAM: INFRARED RECEIVER: During normal operations, the IR receiver directs it signal to the Main Microprocessor where it interprets the in-coming signal and performs a predefined set of operations. However, when the Service Only Switch is pressed, the Main Microprocessor must ignore remote control commands. Now the DCU receives theses commands and interprets them accordingly. The Microprocessor is notified at pin 42 when the DCU begins its operation by the BUSY line. As long as the BUSY line is active, the Main Microprocessor ignores the IR signal. NOTE: All chassis but the DP-24 has two IR Receivers. This allows operations of remote from any angle. NOTE: The DP-24 only has one IR Receiver. ON SCREEN DISPLAY PATH: MICROPROCESSOR SOURCE FOR OSD: The On Screen Display signal path is shown with the normal OSD information such as Channel Numbers, Vol-ume Graphic Bar, Main Menu, Service Menu, etc… sent from the Main Microprocessor pins 34, 33 and 32 to the Rainforest IC I401 pins 37, 38 and 39. These are positive going pulses, about 5 V p/p and about 3uS in length dependant upon there actual horizontal time for display. DCU (Digital Convergence Unit P/N CS00591) SOURCE FOR OSD: The DCU has to produce graphics as well. When the Service Only switch is pressed, the Main Microprocessor knows the DCU is Busy as described before. Now the On Screen Display path is from the DCU pins 22, 21 and 20 to the Rainforest IC I401 pins 33, 34 and 35. The output for the DCU OSD characters is output through the PPG connector pins (20 Dig Red, 21 Dig Green and 22 Dig Blue). These are routed through their buffers (QK06 Dig Red, QK07 Dig Green and QK08 Dig Blue) to the PPD1, PPS1 connector pins (2 Dig Red, 4 Dig Green and 5 Dig Blue). Then through their buffers, (Q422 Dig Red, Q421 Dig Green and Q420 Dig Blue). Then it arrives at the Rainforest IC I401 at pins (35 Dig Red, 34 Dig Green and 33 Dig Blue). When a character pulse arrives at any of these pins, the internal color amp is saturated and the output is generated to the CRTs. Any combination for these inputs generates either the pri-mary color Red, Green or Blue or the complementary color Red and Green which creates Yellow, Red and Blue which creates Magenta or Green and Blue which creates Cyan. OUTPUT STKs: These are output amplifiers that take the correction waveforms generated by the DCU and amplify them to be used by the Convergence Yoke assemblies for each color. RV is Red Vertical Convergence correction. Adjust the location either up or down for Red. RH is Red Horizontal Convergence correction. Adjust the location either left or right for Red. GV is Green Vertical Convergence correction. Adjust the location either up or down for Red. GH is Green Horizontal Convergence correction. Adjust the location either left or right for Red. BV is Blue Vertical Convergence correction. Adjust the location either up or down for Red. BH is Blue Horizontal Convergence correction. Adjust the location either left or right for Red. CONVERGENCE YOKES: Each CRT has a Deflection Yoke and a Convergence Yoke assembly. The Deflection manipulates the beam in accordance to the waveforms produced within the Horizontal Deflection circuit or the Vertical Deflection circuit. The Convergence Yoke assembly manipulates the Beam in accordance with the correction waveforms produced by the DCU. MAGIC FOCUS SENSORS AND INTERFACE: (8 Sensor Array). Each of the eight photo cells, called solar batteries in the service manual, have their own amps which develop the DC potential produced by the photo cells. Each amp is routed through the PDS1 connector and arrives at the PDS connector on the DCU where the DCU converts this DC voltage to Digital signals. These digital signals are used only when the Magic Focus Button is pressed and Magic Focus runs or during Initialization of the sensors.
(Continued on page 4)
DP-2X DIGITAL CONVERGENCE INTERFACE CIRCUIT EXPLANATION
PAGE 06-04
MICROPROCESSOR: The Microprocessor is only involved in the Digital Convergence circuit related to disabling IR (Infrared Remote Control Signals). When the DCU is put into the Digital Convergence Adjustment Mode (DCAM) or Magic Fo-cus, the Microprocessor ignores IR pulses. This is accomplished by the BUSY signal from the DCU. The BUSY signal is routed from the DCU out the PDG connector pin 19, to the PDD1 connector pin 1, then the PPS1 con-nector pin 1 to the Microprocessor I001 notifying that the DCU is busy. RAINFOREST IC (Video Processor). The Rainforest IC, I401 is only involved with the Digital Convergence circuit related to OSD and Velocity Modulation inhibit during Digital convergence OSD operation in which it inhibits the Luminance from the main video. SERVICE ONLY SWITCH: The Service Only Switch is located just in front of the DCU on the Deflection PWB. If the front speaker grills are removed and the front access panel is opened, the switch will be on the far left hand side. When this button is pressed with the TV ON, the DCU enters the Digital Convergence Adjustment Mode. If the button is pressed and held down with the TV OFF and the power button is pressed, the Digital Conver-gence RAM is cleared. This turns off any influence from the DCU related to beam deflection. Magnetic centering is performed in the mode as well as the ability to enter the 3X3, (9 adjustment points) mode. MAGIC FOCUS SWITCH: • Located on the Front Control panel is the Magic Focus switch. When Magic Focus is activated by the cus-
tomer pressing this switch, the DCU enters the “MAGIC FOCUS” adjustment mode described earlier. • When the Customer presses the Magic Focus Switch, the low is sent to the Microprocessor I001 pin 45. The
Microprocessor then communicates with I007 pin 8 (Level Shift) and it outputs a low on pin 12 (Magic Sw). This low is routed through the PPS1, PPD1 connector pin 6 to the DCU connector PDS pin 1. This starts the Magic Focus function.
• Also the Magic Focus can be started from the Customer’s Menu. When selected by the customer, the same communication is performed to I007 (Level Shift) and a low is sent out pin 1 to the DCU to start Magic Fo-cus.
CONVERGENCE MUTE: IK02 is the convergence mute IC. When the +28V line collapses when power is turned off, it’s possible that the output STKs could be damaged. To prevent this, IK02 monitors the +28V line. If it falls too low, pin 3 will out-put a Mute signal to pin 21 of connector PDS on the Digital Convergence Unit. DIGICON ADJUST: This year, the Digital convergence can be adjusted by the customer. This is accessed from the Video Menu and selecting Magic Focus. Under the Magic Focus menu, select Manual. (See below). They have access to the 117 adjustment points for Red and Blue. (Green is fixed as reference). However, if after adjusting using this process, the customer can no longer use Magic Focus as it will return the set to it’s original condi-tion.
Move Sel Select
If you want to adjust now START
Auto Manual
Adjustment Mode
Aligns the Red, Green, and Bluecolors to correct for MagnetInfluences.
Magic Focus
Video
RK
24
Dig
ital
Con
verg
ence
Uni
t"D
CU
"
"Mou
nted
on
Def
lect
ion
PWB"
PFS
MA
G S
W In
DP-
23, 2
3G, 2
6, 2
7 &
27D
CH
ASS
IS "
DIG
ITA
L C
ON
VE
RG
EN
CE
" IN
TE
RC
ON
NE
CT
ION
CIR
CU
IT D
IAG
RA
M
PDS1
PDG 418 19 20 1713 14 2
13 14 17 16 19 20 21
BV BH GV
RV RH M
ute
1516
510+2
8P
-28P
+-
141311
+-
79
+-
151618
+-
141311
+-
679
+-
IK04
GV
RV RH
IK05BV BH G
H6
PCB
1 3 4
PCG 4 3 1
PCR
1 3 4 6
18
6 6
CY
V+
CY
V-
CY
H+
CY
H-
CY
V+
CY
V-
CY
H-
CY
H+
CY
V+
CY
V-
CY
H+
CY
H-
+28V
IK02
13
2
To Blue Convergence Yokes To Green Convergence Yokes To Red Convergence Yokes
Dig
R
BU
SY
IR-In
Dig
G
Dig
B
"DC
AM
"D
igita
l Con
verg
ence
Adj
ustm
ent M
ode
PPD
1
4 6 7321
I401
PSC 5 7 9
41 42 43
OSD
B
OSD
G
OSD
R
Dig
OSD
B
Dig
OSD
G
Dig
OSD
R
To CRTs
B G R
Def
lect
ion
PWB
Ft. C
ontr
olPW
B
Sign
alPW
B
Sign
al P
WB
HM
O22
IR R
ecei
ver
3IR
Out
SK01
UK
DG
CS0
0591
Q41
7
Q43
3
Q43
8
Q42
8
Nor
mal
"Lo
"
PAGE 06-05
Stby
+5VIR
In
7
1
MA
G S
W
SM09
GH
+5V
-5V
MA
G S
W
1 5
Mag
ic F
ocus
8I007
3.3V
-5V
8
Q41
8 Q41
9 Q42
0 Q42
1 Q42
2
37 38 39 33 34 35
QK
06
QK
07Q
K08
Rain
fore
st
Dig
OSD
B
Dig
OSD
G
Dig
OSD
R
OSD
B
OSD
G
OSD
R
B G R
PPS1 4 5 6 7321
Serv
ice
Onl
y
BU
SY
QM
06
3234 33
OSD
B
OSD
G
OSD
RM
agic
Sw
Out
44 42
IR
I00
1
Mai
nU
p
From
IK01
49B
USY
BU
SY
12
Dig
Adj
D S
ize
5 ~
11 N
ot U
sed
1, 3
& 1
2 G
nd
21 22
RK
23D
K53
11 10 12 22
N/C
PDS
PDS
1
PPD
2PP
S2
45
Dig
icon
Bus
y In
YS3
RG
B
QM
07
PFI
EFI
Mag
ic S
w In
MAG SW Out
80
9D
igic
onA
dj56
11
1Sw
Adj
Pow
erSu
pply
PWB
91110
89
78
67
56
4
42
53
310
Gnd
1
+5V
1+5
V D
igita
l2
GN
D S012
S0S1S2S3S4S5S6S7
S0S1S2S3S4S5S6S7
Sens
orP
WB
MA
G S
W
15H
Blk
BU
SY
Dig
R
IR-In
Dig
G
Dig
B
1231
From
QK
01Fr
om IK
01
48
1712
48
1712
105
LED
S0 ~
S78
Tota
lSe
nsor
s
12
3
5
HM
O3
IR R
ecei
ver
3IR
Out
21
23
EFRPF
R1
16V
Blk
RK
22
RK
24
Dig
ital
Con
verg
ence
Uni
t"D
CU
"
"Mou
nted
on
Def
lect
ion
PWB"
PFS
MA
G S
W InD
P-24
CH
ASS
IS "
DIG
ITA
L C
ON
VER
GEN
CE"
INTE
RC
ON
NEC
TIO
N C
IRC
UIT
DIA
GR
AM
PDS1
PDG 418 19 20 1713 14 2
13 14 17 16 19 20 21
BV BH GV
RV RH M
ute
1516
510+2
8P
-28P
+-
141311
+-
79
+-
151618
+-
141311
+-
679
+-
IK04
GV
RV RH
IK05BV BH G
H6
PCB
1 3 4
PCG 4 3 1
PCR
1 3 4 6
18
6 6
CY
V+
CY
V-
CY
H+
CY
H-
CY
V+
CY
V-
CY
H-
CY
H+
CY
V+
CY
V-
CY
H+
CY
H-
+28V
IK02
13
2
To Blue Convergence Yokes To Green Convergence Yokes To Red Convergence Yokes
Dig
R
BU
SY
IR-In
Dig
G
Dig
B
"DC
AM
"D
igita
lC
onve
rgen
ceA
djus
tmen
t M
ode
PPD
1
4 6 7321
I401
PSC 5 7 9
41 42 43
OSD
B
OSD
G
OSD
R
Dig
OSD
B
Dig
OSD
G
Dig
OSD
R
To CRTs
B G R
Def
lect
ion
PWB
Ft. C
ontr
olPW
B
Sign
alPW
B
Sign
al P
WB
HM
O12
IR R
ecei
ver
3
IR O
ut
SK01
UK
DG
CS0
0591
Q41
7
Q43
3
Q43
8
Q42
8
Nor
mal
"Lo
"
Stby
+5VIR
In
3
1
MA
G S
W
SM09
GH
+5V
-5V
MA
G S
W
9 5
Mag
ic F
ocus
2I007
3.3V
-5V
8
Q41
8 Q41
9 Q42
0 Q42
1 Q42
2
37 38 39 33 34 35
QK
06
QK
07Q
K08
Rain
fore
st
Dig
OSD
B
Dig
OSD
G
Dig
OSD
R
OSD
B
OSD
G
OSD
R
B G R
PPS1 4 5 6 7321
Serv
ice
Onl
y
BU
SY
QM
01
3234 33
OSD
B
OSD
G
OSD
RM
agic
Sw
Out
44 42
IR
I00
1
Mai
nU
p
From
IK01
49B
USY
BU
SY
12
Dig
Adj
D S
ize
5 ~
11 N
ot U
sed
1, 3
& 1
2 G
nd
21 22
RK
23D
K53
11 10 12 22
N/C
PDS
PDS
1
PPD
2PP
S2
45
Dig
icon
Bus
y In
YS3
RG
B
QM
05
Mag
ic S
w In
MAG SW Out
80
9D
igic
onA
dj56
11
1Sw
Adj
Pow
erSu
pply
PWB
91110
89
78
67
56
4
42
53
310
Gnd
1
+5V
1+5
V D
igita
l2
GN
D S012
S0S1S2S3S4S5S6S7
S0S1S2S3S4S5S6S7
Sens
orP
WB
MA
G S
W
15H
Blk
BU
SY
Dig
R
IR-In
Dig
G
Dig
B
1231
From
QK
01Fr
om IK
01
48
1712
48
1712
105
LED
S0 ~
S78
Tota
lSe
nsor
s
5
16V
Blk
PAGE 06-06
TV CBL/SAT DVD/VCR
POWER
PIPPIP MODESWAP
FREEZE
VIDEO PIP CH MENU
SELECT
LAST CHEXIT
MUTE
CHVOL
1 2 3
4 5 6
7 8 9
ANT 0 INFO
VIRTUAL HDASPECTRECVID5
VID4VID3VID2VID1
HITACHICLU-4321UG
DP-23, DP-23G & DP-24 REMOTE CONTROL CLU-4321UG(p/n HL01831)
ROM READ(Read Old ROM Data)
PHASE
ADJUSTMENT
CURSOR UP
CURSOR DOWN
CURSOR LEFT
BLUE Select13X9 Mode
(5 Times)
CURSOR RIGHT
GREEN Select3X3 Mode (5 Times)
RED Select7X5 Mode (5 Times)
INITIALIZE
RASTER POSITION
REMOVE COLOR
ROM WRITE
PAGE 06-07
CALCULATION*VCR MODE ONLY
CROSSHATCH /VIDEO(5 Times)
MUTE LAST CHSVCS SCHD
PIP CHPIP FREEZE
PIP-MODE SWAP
REC
HITACHICLU-5721TSI
SELECTVOL CH
MENU EXIT
C.S.GUIDE
ANT
0 INFOSLEEP
7 8 9
1 2 3
4 5 6
DVD AV1 AV2 AV3
SATCBLVCRTV
SOURCE WIZARD
POWER
CURSOR LEFT
BLUE (13X9)
REMOVECOLOR
CALCULATE
INITIALIZEPIP MODE +
PIP CH
WRITE TOROM
PRESS(2X)
READ OLDROM DATAPRESS (2X)
CENTERINGRASTERPOSITION
GREEN (3 X 3)
CORRECTIONBUTTONS
CROSSHATCHVIDEO
RASTER PHASERED (7 X 5)
DP-26 REMOTE CONTROL CLU-5721 TSI (P/N HL01821)
PAGE 06-08
CURSOR UP
CURSOR RIGHT
CURSOR DOWN
PIP ACCESS
A/V NET ASPECT
VID 1
VID 2VID 3
VID 4
VID 5
VIDEO
MUTE LAST CHSVCS
VCR PLUS+ GUIDE/TVSCHD
PIP CHPIP FREEZE
PIP-MODE SWAP
REC
HITACHICLU-5722TSI
SELECTVOL CH
MENU EXIT
VIRTUAL HDA/V NET
ANT
0 INFOSLEEP
7 8 9
1 2 3
4 5 6
DVD CD TAPE AMP
SATCBLVCRTV
SOURCE WIZARD
POWER
CURSOR LEFT
BLUE (13X9)
REMOVECOLOR
CALCULATE
INITIALIZEPIP MODE +
PIP CH
WRITE TOROM
PRESS(2X)
READ OLDROM DATAPRESS (2X)
CENTERINGRASTERPOSITION
GREEN (3 X 3)
CORRECTIONBUTTONS
CROSSHATCHVIDEO
RASTER PHASERED (7 X 5)
DP-27 & DP-27D REMOTE CONTROL CLU-5722 TSI (P/N HL01822)
PAGE 06-09
CURSOR UP
CURSOR RIGHT
CURSOR DOWN
PIP ACCESS
C.C. ASPECT
VID 1
VID 2VID 3
VID 4
VID 5
VIDEO
NOTE: Aspect may not be correct but dimensions are correct.DIGITAL CONVERGENCE OVERLAY DIMENSIONS
43 inchOVERLAY DIMENSIONS NORMAL MODE
BR
H. SIZE
V. SIZE
Centering Offset
952
25.734.5
69.1
69.1
69.1
69.1
69.1
69.1
34.525.7
17 76.5
535
1776.5 76.5 76.5 76.5 76.5 76.5 76.5 76.5
VERTICAL SIZE = 460mmHORIZONTAL SIZE = 870mm
PART NUMBER H312271
76.5
RED OFFSET = 25mmBLUE OFFSET = 30mm
43FWX20B DP-24 Chassis
PAGE 06-10
NOTE: Aspect may not be correct but dimensions are correct.DIGITAL CONVERGENCE OVERLAY DIMENSIONS
46 inchOVERLAY DIMENSIONS NORMAL MODE
BR
H. SIZE
V. SIZE
Centering Offset
1018
25.737.0
74.0
74.0
74.0
74.0
74.0
74.0
37.027.5
18.2 81.8
573
18.281.8 81.8 81.8 81.8 81.8 81.8 81.8 81.8
VERTICAL SIZE = 505mmHORIZONTAL SIZE = 930mm
PART NUMBER H312275
81.8
RED OFFSET = 25mmBLUE OFFSET = 35mm
46F500 DP-23K Chassis
PAGE 06-11
BR
H. SIZE
V. SIZE
Centering Offset
1129
30.541.0
82.0
82.0
82.0
82.0
82.0
82.0
41.030.5
19.7 90.8
635
19.790.8 90.8 90.8 90.8 90.8 90.8 90.8 90.8
VERTICAL SIZE = 560mmHORIZONTAL SIZE = 1020mmDP-26 & 27/27HORIZONTAL SIZE = 1040mm
PART NUMBER H312272
90.8
NOTE: Aspect may not be correct but dimensions are correct.DIGITAL CONVERGENCE OVERLAY DIMENSIONS
51SWX20B, 51UWX20B, 51GWX20B, 51XWX20BOVERLAY DIMENSIONS NORMAL MODE
RED OFFSET = 20mmBLUE OFFSET = 35mm
51UWX20B DP-23 Chassis51GWX20B DP-23G Chassis
NOTE: DO NOT USE THE HORIZONTAL SIZEMARKERS ON THE OVERLAY FOR DP-26 & 27.
THESE HAVE BEEN CHANGED. VALUE SHOWN IS CORRECT.
51SWX20B DP-27 Chassis51XWX20B DP-26 Chassis
PAGE 06-12
NOTE: Aspect may not be correct but dimensions are correct.DIGITAL CONVERGENCE OVERLAY DIMENSIONS
57SWX20B, 57TWX20B, 57UWX02B, 57GWX20B, 57XWX20B OVERLAY DIMENSIONS NORMAL MODE
BR
H. SIZE
V. SIZE
Centering Offset
1262
34.145.8
91.7
91.7
91.7
91.7
91.7
91.7
45.834.1
22.0 101.5
710
22.0101.5 101.5 101.5 101.5 101.5 101.5 101.5 101.5
VERTICAL SIZE = 625mmHORIZONTAL SIZE = 1140mmDP-26 & 27/27/27DHORIZONTAL SIZE = 1160mm
PART NUMBER H312273
101.5
RED OFFSET = 20mmBLUE OFFSET = 35mm
57UWX02B DP-23 Chassis57GWX20B DP-23G Chassis
NOTE: DO NOT USE THE HORIZONTAL SIZEMARKERS ON THE OVERLAY FOR DP-26, 27 & 27D.
THESE HAVE BEEN CHANGED. VALUE SHOWN IS CORRECT.
57SWX20B DP-27 Chassis57TWX20B DP-27D Chassis57XWX20B DP-26 Chassis
PAGE 06-13
NOTE: Aspect may not be correct but dimensions are correct.65SWX20B, 65TWX20B, 65XWX20B
OVERLAY DIMENSIONS NORMAL MODE
BR
H. SIZE
V. SIZE
Centering Offset
1439
38.652.1
104.6
104.6
104.6
104.6
104.6
104.6
52.138.6
25.3 115.7
809
19.7115.7 115.7 115.7 115.7 115.7 115.7 115.7 115.7
VERTICAL SIZE = 710mmHORIZONTAL SIZE = 1325mm
PART NUMBER H312274
115.7
RED OFFSET = 20mmBLUE OFFSET = 35mm
NOTE: DO NOT USE THE HORIZONTAL SIZEMARKERS ON THE OVERLAY FOR DP-26, 27 & 27D.
THESE HAVE BEEN CHANGED. VALUE SHOWN IS CORRECT.
65SWX20B DP-27 Chassis65TWX20B DP-27D Chassis65XWX20B DP-26 Chassis
PAGE 06-14
DP-2X CHASSIS DIAGRAMS
ADJUSTMENT INFORMATION
SECTION 7
THIS PAGE LEFT BLANK
DP-2X CHASSIS ADJUSTMENT ORDER
PAGE 07-01
It is necessary to follow an order when doing adjustments in the DP-2X chassis.
DP-2X SERVICE ADJUSTMENT ORDER “PREHEAT BEFORE BEGINNING”
Order Adjustment Item Screen Format Signal DCU Data
Pre HEAT (30 Minutes) Normal Mode NTSC N/A
1 Cut Off Normal Mode NTSC N/A
2 DCU Phase Data Setting Normal Mode NTSC N/A
3 Horz. Position Adj. (Coarse) Normal Mode NTSC N/A
4 Raster Tilt Normal Mode NTSC CLEAR
5 Beam Alignment Normal Mode NTSC CLEAR
6 Raster Position Normal Mode NTSC CLEAR
7 Vertical Size Adjust Normal Mode NTSC CLEAR
8 Horz. Size Adjust Normal Mode NTSC CLEAR
9 Beam Form Normal Mode NTSC N/A
10 Lens Focus Adjust Normal Mode NTSC N/A
11 Static Focus Adjust Normal Mode NTSC N/A
12 DCU Character Set Up Normal Mode NTSC N/A
14 Convergence Alignment Normal Mode NTSC CLEAR
15 Sensor Initialize Normal Mode NTSC N/A
16 Blue Defocus Normal Mode NTSC N/A
17 White Balance Adjustment Normal Mode NTSC N/A
18 Sub Brightness Adjustment Normal Mode NTSC N/A
19 Sub Picture Adjustment Normal Mode NTSC N/A
20 Horz. Position Adjust (Fine) Normal Mode NTSC N/A
13 DCU Sensor Position Normal Mode NTSC N/A
Note: To enter the Service I2C Menu; 1. Power should be Off 2. Press and Hole the “INPUT” button on the front control panel. 3. Press the “POWER ON” button while still holding the “INPUT “ button. 4. When the power on LED lights, release both buttons. 5. Use the Cursor Up/Down to navigate. 6. Use the Cursor Right/Left button to manipulate the Data Values within the Adjustment.
DP-2X CHASSIS PRE-HEAT RUN ADJUSTMENTS
PAGE 07-02
PRESET EACH ADJUSTMENT VR TO CONDITION AS SHOWN: 1. Before Pre Heat Run.
Enter I2C Service Menu. Pre-set the Green DRV and Red DRV to 3F. This is considered “Center” position. (With power Off, press the INPUT button on front panel and then press the POWER ON button then release. The Service Menu is displayed.)
2. SCREEN VR ON FOCUS PACK.
Pre Set fully counter clockwise.
3. Focus VR on focus pack. Pre Set fully clockwise. Allow set to operate at least 30 Minutes before beginning adjustments.
SCREEN VR
FOCUS VR
Projection Front View
R G B
R G B
Screen VR
Focus VR
FOCUS PACK
RED CRT GREEN CRT BLUE CRT
DP-2X CHASSIS CUT-OFF (SCREENS) ADJUSTMENT
PAGE 07-03
ADJUSTMENT PREPARATION: • Pre Heat Run should be
finished. • Be sure Screen Color
Temperature setting is in the COOL mode on Cus-tomer’s Menu.
• Room Light should be minimal.
ADJUSTMENT PROCEDURE: 1) Go to I2C ADJ. Mode.
(With power Off, press the INPUT button on front panel and then press the POWER ON button then release. The Service Menu is displayed.)
2) Set R DRV (COOL) to center data value (3F).
3) Set G DRV (COOL) to center data value (3F).
4) Set R, G, and B CUTOFF (COOL) data settings to [80].
5) Adjust Screen VRs on Fo-cus Pack fully counter clock wise.
6) Choose SERVICE item [1] of I2C ADJ. Mode. Select CURSOR RIGHT [ ] and the Vertical will collapses.
7) Adjust any Screen VR. Screen VR should be turned clockwise gradually until that particular color is barely visible.
8) Repeat for the other two colors.
9) Exit SERVICE by press-ing the cursor on remote to the left [◄ ].
10)Exit SERVICE MENU by pressing the MENU key on remote.
Projection Front View
R G B
R G B
Screen VR
Focus VR
FOCUS PACK
RED CRT GREEN CRT BLUE CRT
DP-2X CHASSIS PRE-FOCUS ADJUSTMENT
PAGE 07-04
ADJUSTMENT PREPARATION: A) Pre Heat Run should be finished. FOCUS ADJUSTMENT: 1) Short the 2pin sub-
miniature connector on the CRT PWB (PTS), to remove any color not being adjusted and adjust one color at a time. (The adjustment order of R, G and B is just an example.)
2) Adjust the Focus VR for Red until Focus is achieved. (A Fine Adjust-ment will be made later.)
3) Repeat for Blue and Green.
Projection Front View
R G B
R G B
Screen VR
Focus VR
FOCUS PACK
RED CRT GREEN CRT BLUE CRT
NOTE: • PTSR connector on RED
CRT PWB. • PTSG connector on GREEN
CRT PWB. • PTSB connector on BLUE
CRT PWB.
DP-2X CHASSIS DCU CROSSHATCH PHASE ADJUSTMENT
PAGE 07-05
Adjustment Preparation: • Cut Off adjustment should
be finished. • Video Control: Brightness
90%, Contrast Max. Adjustment Procedure: NORMAL MODE 1) Receive any NTSC signal. 2) Screen Format is Normal 3) Press the SERVICE
ONLY switch on the De-flection/Power PWB to enter DCAM.
4) Press the A/V NET key on the Remote, Green Cross hatch appears.
5) Then press the EXIT key. (This is the Phase
adjustment mode). 6) Adjust data value using
the keys indicated in the chart, until the data matches the values indi-cated in the chart.
Exiting Adjustment Mode: 7) Press AV NET key on
remote control. 8) Press PIP MODE key
TWICE to store the information.
9) When Green dots are displayed, press the MUTE key twice to re-turn to DCAM grid.
*DCA stands for (Digital Convergence Adjustment)
PHASE MODE
Display Format NORMAL
ADJUST USING Address Data Value
4 and 6 keys on Remote PH-H CD
2 and 5 keys on Remote PH-V 04
Cursor Left and Right on Remote CR-H 35
Cursor Up and Down on Remote CR-V 0A
DP-2X CHASSIS HORIZONTAL PHASE (COARSE) ADJUSTMENT
PAGE 07-06
Adjustment Preparation: • Video Control: Brightness
90%, • Contrast Max. Adjustment Procedure NORMAL MODE: 1) Receive any NTSC cross-
hair signal. 2) Screen Format is NOR-
MAL. 3) Press the SERVICE
ONLY switch on the con-vergence PWB and dis-play the Digital Conver-gence Crosshatch pattern.
4) Mark the center of the Digital Convergence Crosshatch Pattern with finger.
5) Press the SERVICE ONLY switch to return to normal mode.
6) Enter the I2C Service Menu and select Item H POSI and adjust the data so that the center of Video matches the loca-tion of the Digital Cross-hatch pattern noted in step {4}.
7) Exit from the I2C Menu.
NOTE: To enter the I2C Bus alignment menu, with Power Off, press the INPUT button and hold it down, then press the POWER button and re-lease. I2C adjustment menu will appear.
DP-2X CHASSIS TILT (RASTER INCLINATION) ADJUSTMENT
PAGE 07-07
Adjustment Preparation: • The set can face any direc-
tion. • Receive the Cross-Hatch
Signal • VIDEO CONTROLS: Fac-
tory Preset. • SCREEN FORMAT: should
be NORMAL mode. • The lens focus should have
been coarse adjusted. • The electrical focus should
have been coarse adjusted. • The Digital Convergence
RAM should be cleared. (Turn power off, press and hold the SERVICE ONLY switch on the Convergence PWB, then press the POWER button).
Adjustment Procedure : GREEN: 1) Apply covers to the RED
and BLUE lenses or short the 2P Sub Mini connector [PTS] on R&B CRT PWB to produce only GREEN.
2) Turn the Green deflection yoke and adjust the TILT until the green is level.
3) [+/- 2mm tolerance]. See diagram.
RED: 4) Remove cover or PTS
short from RED CRT and align RED with GREEN.
5) [+/- 1mm tolerance when compared to Green]
BLUE: 6) Remove cover or PTS
short from BLUE and cover the RED CRT. Align BLUE with GREEN.
7) [+/- 1mm tolerance when compared to Green]
After Completion: 8) Tighten DY Yoke Screws
to 12+/-2 kg-cm. 9) REMOVE ALL COVERS
or SHORTS on the PTS connectors.
10)Turn the power off.
l =< 2mm
Vertical Center axis of Cross-Hair signal
l
DP-2X CHASSIS BEAM ALIGNMENT ADJUSTMENT
PAGE 07-08
Preparation for adjustment: • Pre Heat, Pre-optical focus, DCU
Phase Data, H. POSI Course and Raster Tilt adjustment should be completed.
• Brightness: 90% • Contrast Max. • Receive cross hatch signals, or
dot pattern • RASTER TILT adjustment
should be finished. • SCREEN FORMAT should • be NORMAL mode. Adjustment procedure: 1) Green (G) tube beam alignment
adjustment: Short-circuit 2P subminiature connector plug pins of Red (R) and Blue (B) on the CRT boards and project only Green (G).
2) Put Green (G) tube beam align-ment magnet to the cancel state as shown in Figure 1.
3) Turn the Green (G) static focus VR counterclockwise all the way and make sure of position of cross hatch center on screen.
4) Turn Green (G) static focus VR clockwise all the way.
5) Turn two Beam alignment mag-net in any desired direction and move cross hatch center to posi-tion found in step (3). (See Fig-ure 2 below).
6) If image position does not shift when Green static focus VR is turned, adjustment complete.
7) If image position does move, repeat steps [2] through [6].
8) Conduct beam alignment for
Red and Blue in the same way. 9) Red (R) focus on focus pack. 10) Blue (B) focus on focus pack. 11) Upon completion of adjust-
ment, place a small amount of white paint on the beam align-ment magnets, to assure they don’t move. (If available).
The figure shows that the long and short knobs of the 2P magnet are aligned, this is the cancel state.
Figure 1
(NO ADJUSTMENT)ZERO FIELD SPACER
PICTURE TUBE SIDE
4-POLE BEAM SHAPECORRECTION MAGNET
2-POLE BEAMALIGNMENT MAGNET
ADJUSTMENTTABS BEAM SHAPE &
ALIGNMENT MAGNET
Figure 2 NOTE: This is the Centering Magnet not the Beam Alignment Magnets. This is just shown for reference, but the principle remains the same.
DP-2X CHASSIS RED AND BLUE RASTER OFF SET ADJUSTMENT
PAGE 07-09
INFORMATION: Raster Off set is necessary to conserve Memory allocation. It is very important to remember that the Red is off-set Left of Center and Blue is off-set Right of center. Please use the following information to accurately offset Red and Blue from center. Also see Overlay Dimensions for further details. Preparation for adjustment: • With Power Off, press the Service Only switch on the Convergence PWB. While holding the Service Only
Switch down, press the Power On button and Release. DCU Grid will appear without convergence correc-tion. NOTE: After entering DCAM, with each press of the Service Only Switch, the picture will toggle be-tween Video mode and DCU Grid.
• Video Control should be set at Factory Preset condition. • Static Focus adjustment should be finished. Adjustment Procedure 1. Turn the centering magnets of Red, Green and Blue and adjust so that the center point of the cross-hatch
pattern satisfies the diagram and Offset Value Table below. (DCU data is cleared). Remember Green is Centered. Red is to the left of Green and Blue is to the right of Green as indicated below.
• All Vertical positions are geometric center of screen. • Parameters are +/- 2mm.
DP-2X L1 L2
51 inch 20mm 35mm
57 inch 20mm 35mm
65 inch 20mm 35mm
43 inch 25mm 30mm
46 inch 25mm 35mm
Red Blue
Geometric Horizontal
Green
Geometric Vertical Center
L1 L2
Offset Value Table
PAGE 07-10
llll
DP-2X VERTICAL SIZE ADJUSTMENT
VERTICAL SIZE: 1) Receive an NTSC signal. 2) With Power Off, press the
Service Only switch on the Convergence PWB. While holding the Service Only Switch down, press the Power On button and Re-lease. DCU Grid will ap-pear without convergence correction. NOTE: After entering DCAM, with each press of the Service Only Switch, the picture will toggle between Video mode and DCU Grid.
3) Select GREEN (A/CH) and press the MENU but-ton to remove Red and Blue.
4) Adjust using R607 (Vertical Size Adj. VR) to match marks on the Over-lay. (See Figure Below)
NOTE: Centering magnet may be moved to facilitate. Distance is important, not centering. NOTE: The Vertical Fre-quency is shared between Normal and 16X9 HD modes. Alternate Method: Adjust Vertical Size until the size matches the chart below.
VERTICAL SIZE
5th LINE FROM CENTER
Between the horizontal line at the top and the
bottom.
Vertical Hash Mark
Vertical Hash Mark
DP-2X L=
43 inch 460 mm
57 inch 625 mm
65 inch 710 mm
51 inch 560 mm
46 inch 505 mm
PAGE 07-11
llll
DP-2X HORIZONTAL SIZE ADJUSTMENT
HORIZONTAL SIZE: (Display Mode NORMAL) • Install the correct Overlay. • Input an NTSC Signal. • Digital Convergence RAM
should be cleared. With Power Off, press the Service Only switch on the Conver-gence PWB. While holding the Service Only Switch down, press the Power On button and Release. DCU Grid will appear without convergence correction. NOTE: After entering DCAM, with each press of
the Service Only Switch, the picture will toggle between Video mode and DCU Grid.
• Project only the Green raster by selecting Green Adjustment mode and press-ing the MENU button on remote.
ADJUSTMENT 1. Adjust using R711
(Horz. Size Adj. VR) Ad-just Horizontal Size until the size matches the chart below.
2) Press “Power Off” to exit
DCAM. (Digital Conver-gence Adjustment Mode.)
NOTE: On the DP-26, DP-27 and DP-27D DO NOT USE THE MARKS ON THE OVERLAY. The Horizontal Size adjustment has been increased by 20mm on the 51” and 57” and 25mm on the 61”.
Between Outside Lines
HORIZONTAL SIZE
Overlay Hash Mark
Overlay Hash Mark
6th Line From
Center
6th Line From
Center
DP-2X DP-23/G, 24/K, 25 L=
51 inch 1020 mm
57 inch 1140 mm
65 inch 1300 mm
43 inch 870 mm
46 inch 930 mm
DP-26, DP-27/27D L=
—
—
1040 mm
1160 mm
1325 mm
DO NOT USE HASH MARKS ON:
DP-26, 27 and 27D
DO NOT USE HASH MARKS ON:
DP-26, 27 and 27D
DP-2X BEAM FORM ADJUSTMENT
PAGE 07-12
(NO ADJUSTMENT)ZERO FIELD SPACER
PICTURE TUBE SIDE
4-POLE BEAM SHAPECORRECTION MAGNET
2-POLE BEAMALIGNMENT MAGNET
ADJUSTMENTTABS
Figure 2
a
b
Figure 1
BEAM SHAPE (FORM) Preparation for adjustment • IMPORTANT: Screen format
should be “NORMAL“. • Pre Heat, Cut-Off, Pre-optical
focus, DCU Phase Data, H. Pos Course, Raster Tilt, Beam Align-ment, Raster Position, Vertical and Horizontal Size adjustment should be completed.
• Brightness: 90%, Contrast: Max. • Input a NTSC DOT signal.
Adjustments procedure: 1) Green CRT beam shape adjust-
ment. 2) Short-circuit 2P sub-mini con-
nectors on Red and Blue CRT PWB to project only the Green beam.
3) Turn the green static focus VR fully clockwise.
4) Make the dot at the screen cen-ter a true circle, using the 4-Pole magnet shown in Figure 2 be-low.
5) Also adjust the Red and Blue CRT beam shapes according to the steps (1) to (4).
6) After the adjustment is com-pleted, return R, G and B static VRs to the Best Focus point.
DP-2X LENS FOCUS ADJUSTMENT
PAGE 07-13
Preparation for adjustment • Receive the Cross-hatch
pattern signal. • The electrical focus adjust-
ment should have been completed.
• Deflection Yoke tilt should have been adjusted.
• Brightness = 50% • Contrast = 60% to 70% Adjustment procedure 1) Short the 2 pin sub-
miniature connector on the CRT P.W.B. TS, to pro-duce only the color being adjusted and adjust one at a time. (The adjustment order of R, G and B is just an example.)
2) (See Figure 1) Loosen the fixing screw on the lens assembly so that the lens cylinder can be turned. (Be careful not to loosen the screw too much, as this may cause movement of the lens cylinder when tightening.)
3) Rotate the cylinder back and forth to obtain the best focus point, while observ-ing the Cross-Hatch. (Observe the center of the screen).
• Hint: Located just below
the screen are the two wooden panels. Remove the panels to allow access to the focus rings on the Lenses.
4) After completing optical focus, tighten the fixing screws for each lens.
5) When adjusting the Green Optical focus, be very careful. Green is the most dominant of the color guns and any error will be eas-ily seen.
6) Repeat Electrical Focus if necessary.
Figure 1
FIXING SCREW Or FIXING WING NUT
LENS ASSEMBLY R, G, B.
Lens
Cyli
nder
DP-2X STATIC FOCUS ADJUSTMENT
PAGE 07-14
ADJUSTMENT PREPARATION: • Pre Heat Run should be
finished.
FOCUS ADJUSTMENT: 1) Short the 2pin sub-
miniature connector on the CRT PWB (PTS), to remove any color not being adjusted and adjust one color at a time. (The adjustment order of R, G and B is just an example.)
2) Adjust the Focus VR for Red until maximum Focus is achieved.
3) Repeat for Blue and Green.
Projection Front View
R G B
R G B
Screen VR
Focus VR
FOCUS PACK
RED CRT GREEN CRT BLUE CRT
Screen VRs
Focus VRs
DP-2X CHASSIS MAGIC FOCUS “CHARACTER SET UP”
PAGE 07-15
NOTE: This instruction should be applied when a new DCU is being replaced. Adjustment Preparation: 1. Receive NTSC RF or Video
Signal. 2. With Power Off, Press and
HOLD the SERVICE ONLY button on the Convergence/Focus PWB, then press the Power On/Off and release. When picture appears, release Service Only switch. (DCU grid is displayed without con-vergence correction data.
Adjustment Procedure: 1. Press the FREEZE key on R/
C. (One additional line appears near the top and bottom.
2. Press the PIP CH key, the ADJ. PARAMETER mode is displayed as following.
NOTE: Press the Cursor Left and Right Button to change the ADJ. DISP. ADJ. DISP Data as follows; • 77 for HITACHI
DATA VALUES CONFIRMA-TION: 3. Use the Cursor Up and Down
keys to scroll through the ADJ. PARAMETER table. Confirm Data values in accordance with TABLE 1 to the right. To make data value changes, Press the Cursor Left and Right keys.
ADJ.PARAMETER —–> ADJ. DISP. : 77 DEMO.WAIT : 2f INT. START. : 03 V. SQUEEZE :00
4. Press the PIP MODE key 2 time to write the changed data into EEPROM.
• First press, ADJ PARAMETER ROM WRITE ? Is displayed for alarm.
• 2nd press writes data into EEPROM. Green dots appear after completion of op-eration.
5. Press the MUTE button 3 times exit back to DCAM.
6. Press the Service Only Switch to exit from DCAM.
7. Power set off.
TABLE 1 DP23 DP23G
DP23K Not 46” DP27 / G
DP26
DP-23K 46” Only
DP24
Parameter Normal Normal ADJ.DISP 77 77 DEMO WAIT 2F 2F INT. START 03 03 V. SQUEEZE F0 F0 INT STEP 1 02 02 INT STEP 2 06 06 INT BAR 28 25 INT DELAY 01 01 MGF STEP 1 00 00 MGF STEP 2 06 06 MGF BAR 1B 1B MGF DELAY 01 01 SEL. STAT. 00 00 LINE WID 1F 1F ADD LINE 09 09 SENSOR CK 00 00 PORT 0 07 07 PORT 1 06 06 PORT 2 05 05 PORT 3 04 04 PORT 4 03 03 PORT 5 02 02 PORT 6 01 01 PORT 7 00 00 AD LEVEL 03 03 CENT. BAL 00 01 E. DISPLAY 00 00 ADJ. TIMS 60 60 ADJ. LEVEL 05 05 ADJ. NOISE 0A 0A PHASE MOT 60 60 H. BLK-RV 00 00 H. BLK-GV 01 01 H. BLK-BV 00 00 H. BLK-H 00 00 PON DELAY 0C 0C IR-CODE 00 00 INITIAL 50 9E 9E MGF 50 96 96 CENTER 50 FE FE STAT 50 FE FE DYNA 50 9F 9F
DP-2X CHASSIS MAGIC FOCUS “PATTERN SET UP”
PAGE 07-16
NOTE: This instruction should be applied when a new DCU is being replaced. NOTE: This instruction shows how to set up the pattern position for Intellisense. Each model has a specific set up pattern position. Adjustment Preparation: • Receive NTSC RF or Video
Signal. • With Power Off, Press and
HOLD the SERVICE ONLY button on the Convergence/Focus PWB, then press the Power On/Off at the same time, until picture appears, then release both. (Picture is dis-played without conv. Correc-tion data. Press the Service Only button to bring up Inter-nal Crosshatch.)
Adjustment Procedure: 1. Press the FREEZE key on R/
C. (One additional line appears near the top and bottom.
2. Press the; • A/V NET key (all but DP-24) • VID2 in (CBL/SAT) (DP-24) • The PATTERN mode is dis-
played as following.
3. Use the 6 Key to rotate Arrow. Arrow rotates clockwise with each press on the 6 Key.
4. Use the following Keys to switch color of patterns.
• INFO : GREEN • 0 : RED • ANT : BLUE 5. Press the Cursor Left and Right
buttons to change the Pattern Position Data in horizontal Di-rection. Press the Cursor Up
and Down buttons to change the Pattern Position Data in Vertical Direction.
6. Set the Data Values as shown in the Table below.
7. Press the PIP MODE key 2 times to write the changed data into EEPROM.
• First press, ADJ PARAME-TER ? ROM WRITE ? Is dis-played for alarm.
• 2nd press writes data into EEPROM. Green dots appear after completion of operation.
8. Press the MUTE button 3 times exit Pattern Mode.
9. Press the Service Only Switch to exit DCAM.
10. Power set off.
RH : 0A RV : FF
0 1 2
6 5 4
7 3
0 1 2 3 4 5 6 7
RH 04 02 FC FE FC 02 02 02
RV 03 00 07 01 FB 01 FE 01
GH 04 00 FE 00 FE 00 02 02
GV 04 00 06 01 FC 01 FE 01
BH 06 FE FC 00 FE FE 04 02
BV 06 00 04 01 FE 01 FB 01
NORMAL MODE: DP-23, DP-23G, DP-23K Not 46”, DP-26, DP-27 and DP-27G
0 1 2 3 4 5 6 7
RH 04 02 FE 00 FE 02 04 02
RV 03 01 06 01 FC 01 FF 01
GH 04 00 FE 00 FE 00 02 (04) 02
GV 04 01 05 01 FD 01 FD 01
BH 04 FC FE 02 00 FE 04 02
BV 06 01 04 01 FF 01 FD 01
NORMAL MODE: DP-24 and (DP-23K 46”) DP-23 value in ( )
PAGE 07-17
DP-2X DIGITAL CONVERGENCE OVERLAY DIMENSIONS
43FWX20B DP-23 Only OVERLAY DIMENSIONS NORMAL MODE NOTE: Aspect may not be correct but dimensions are correct.
BR
H. SIZE
V. SIZE
Centering Offset
952
25.734.5
69.1
69.1
69.1
69.1
69.1
69.1
34.525.7
17 76.5
535
1776.5 76.5 76.5 76.5 76.5 76.5 76.5 76.5
VERTICAL SIZE = 460mmHORIZONTAL SIZE = 870mm
PART NUMBER H312271
76.5
RED OFFSET = 25mmBLUE OFFSET = 30mm
46F500 DP-23K Only OVERLAY DIMENSIONS NORMAL MODE NOTE: Aspect may not be correct but dimensions are correct.
BR
H. SIZE
V. SIZE
Centering Offset
1018
25.737.0
74.0
74.0
74.0
74.0
74.0
74.0
37.027.5
18.2 81.8
573
18.281.8 81.8 81.8 81.8 81.8 81.8 81.8 81.8
VERTICAL SIZE = 505mmHORIZONTAL SIZE = 930mm
PART NUMBER H312275
81.8
RED OFFSET = 25mmBLUE OFFSET = 35mm
BR
H. SIZE
V. SIZE
Centering Offset
1129
30.541.0
82.0
82.0
82.0
82.0
82.0
82.0
41.030.5
19.7 90.8
635
19.790.8 90.8 90.8 90.8 90.8 90.8 90.8 90.8
VERTICAL SIZE = 560mmHORIZONTAL SIZE = 1020mmDP-26 & 27/27HORIZONTAL SIZE = 1040mm
PART NUMBER H312272
90.8
NOTE: Aspect may not be correct but dimensions are correct.DIGITAL CONVERGENCE OVERLAY DIMENSIONS
51SWX20B, 51UWX20B, 51GWX20B, 51XWX20BOVERLAY DIMENSIONS NORMAL MODE
RED OFFSET = 20mmBLUE OFFSET = 35mm
51UWX20B DP-23 Chassis51GWX20B DP-23G Chassis
NOTE: DO NOT USE THE HORIZONTAL SIZEMARKERS ON THE OVERLAY FOR DP-26 & 27.
THESE HAVE BEEN CHANGED. VALUE SHOWN IS CORRECT.
51SWX20B DP-27 Chassis51XWX20B DP-26 Chassis
PAGE 07-18
NOTE: Aspect may not be correct but dimensions are correct.DIGITAL CONVERGENCE OVERLAY DIMENSIONS
57SWX20B, 57TWX20B, 57UWX02B, 57GWX20B, 57XWX20B OVERLAY DIMENSIONS NORMAL MODE
BR
H. SIZE
V. SIZE
Centering Offset
1262
34.145.8
91.7
91.7
91.7
91.7
91.7
91.7
45.834.1
22.0 101.5
710
22.0101.5 101.5 101.5 101.5 101.5 101.5 101.5 101.5
VERTICAL SIZE = 625mmHORIZONTAL SIZE = 1140mmDP-26 & 27/27/27DHORIZONTAL SIZE = 1160mm
PART NUMBER H312273
101.5
RED OFFSET = 20mmBLUE OFFSET = 35mm
57UWX02B DP-23 Chassis57GWX20B DP-23G Chassis
NOTE: DO NOT USE THE HORIZONTAL SIZEMARKERS ON THE OVERLAY FOR DP-26, 27 & 27D.
THESE HAVE BEEN CHANGED. VALUE SHOWN IS CORRECT.
57SWX20B DP-27 Chassis57TWX20B DP-27D Chassis57XWX20B DP-26 Chassis
PAGE 07-19
NOTE: Aspect may not be correct but dimensions are correct.65SWX20B, 65TWX20B, 65XWX20B
OVERLAY DIMENSIONS NORMAL MODE
BR
H. SIZE
V. SIZE
Centering Offset
1439
38.652.1
104.6
104.6
104.6
104.6
104.6
104.6
52.138.6
25.3 115.7
809
19.7115.7 115.7 115.7 115.7 115.7 115.7 115.7 115.7
VERTICAL SIZE = 710mmHORIZONTAL SIZE = 1325mm
PART NUMBER H312274
115.7
RED OFFSET = 20mmBLUE OFFSET = 35mm
NOTE: DO NOT USE THE HORIZONTAL SIZEMARKERS ON THE OVERLAY FOR DP-26, 27 & 27D.
THESE HAVE BEEN CHANGED. VALUE SHOWN IS CORRECT.
65SWX20B DP-27 Chassis65TWX20B DP-27D Chassis65XWX20B DP-26 Chassis
PAGE 07-20
TV CBL/SAT DVD/VCR
POWER
PIPPIP MODESWAP
FREEZE
VIDEO PIP CH MENU
SELECT
LAST CHEXIT
MUTE
CHVOL
1 2 3
4 5 6
7 8 9
ANT 0 INFO
VIRTUAL HDASPECTRECVID5
VID4VID3VID2VID1
HITACHICLU-4321UG
DP-23, DP-23G & DP-24 REMOTE CONTROL CLU-4321UG (p/n HL01831)43FDX20B, 51UWX20B, 57UWX20B, 51GWX20B, 57GWX20B
ROM READ(Read Old ROM Data)
PHASE
ADJUSTMENT
CURSOR UP
CURSOR DOWN
CURSOR LEFT
BLUE Select13X9 Mode
(5 Times)
CURSOR RIGHT
GREEN Select3X3 Mode (5 Times)
RED Select7X5 Mode (5 Times)
INITIALIZE
RASTER POSITION
REMOVE COLOR
ROM WRITE
PAGE 07-21
CALCULATION*VCR MODE ONLY
CROSSHATCH /VIDEO(5 Times)
MUTE LAST CHSVCS SCHD
PIP CHPIP FREEZE
PIP-MODE SWAP
REC
HITACHICLU-5721TSI
SELECTVOL CH
MENU EXIT
C.S.GUIDE
ANT
0 INFOSLEEP
7 8 9
1 2 3
4 5 6
DVD AV1 AV2 AV3
SATCBLVCRTV
SOURCE WIZARD
POWER
CURSOR LEFT
BLUE (13X9)
REMOVECOLOR
CALCULATE
INITIALIZEPIP MODE +
PIP CH
WRITE TOROM
PRESS(2X)
READ OLDROM DATAPRESS (2X)
CENTERINGRASTERPOSITION
GREEN (3 X 3)
CORRECTIONBUTTONS
CROSSHATCHVIDEO
RASTER PHASERED (7 X 5)
PAGE 07-22
CURSOR UP
CURSOR RIGHT
CURSOR DOWN
PIP ACCESS
A/V NET ASPECT
VID 1
VID 2VID 3
VID 4
VID 5
VIDEO
DP-26 REMOTE CONTROL CLU-5721 TSI (P/N HL01821)51XWX20B, 57XWX20B, 65XWX20B
MUTE LAST CHSVCS
VCR PLUS+ GUIDE/TVSCHD
PIP CHPIP FREEZE
PIP-MODE SWAP
REC
HITACHICLU-5722TSI
SELECTVOL CH
MENU EXIT
VIRTUAL HDA/V NET
ANT
0 INFOSLEEP
7 8 9
1 2 3
4 5 6
DVD CD TAPE AMP
SATCBLVCRTV
SOURCE WIZARD
POWER
CURSOR LEFT
BLUE (13X9)
REMOVECOLOR
CALCULATE
INITIALIZEPIP MODE +
PIP CH
WRITE TOROM
PRESS(2X)
READ OLDROM DATAPRESS (2X)
CENTERINGRASTERPOSITION
GREEN (3 X 3)
CORRECTIONBUTTONS
CROSSHATCHVIDEO
RASTER PHASERED (7 X 5)
PAGE 07-23
CURSOR UP
CURSOR RIGHT
CURSOR DOWN
PIP ACCESS
C.C. ASPECT
VID 1
VID 2VID 3
VID 4
VID 5
VIDEO
DP-27 & DP-27D REMOTE CONTROL CLU-5722 TSI (P/N HL01822)51SWX20B, 57SWX20B, 65SWX20B, 57TWX20B, 65TWX20B
DP-2X CHASSIS READ FROM ROM NOTES
PAGE 07-24
BEFORE MAKING ANY DIGITAL CONVERGENCE ADJUSTMENTS Heat Run the set for at least 20 minutes. Do not run Magic Focus before the 20 min-utes have passed. MAKE A DETERMINATION: 1) There are many situations where the digi-
tal convergence looks as thought it may need a convergence adjustment.
2) Be sure that it really does before begin-ning.
3) READ FROM OLD ROM DATA: 4) In any Hitachi Digital convergence set, the
Old ROM data can be re-read to place the unit into the last saved condition. This could be beneficial before an attempt to make a rather lengthily adjustment.
5) Enter the DCAM. • Press the Service Only switch on the De-
flection PWB. 1) To Read the Old ROM Data, press the
SWAP button twice. • First press: (Read from ROM?) will ap-
pear on screen. • Second press: Screen goes black, then re-
appears with green dots. • Press the MUTE button to return to Digi-
tal convergence grid.
EXAMPLE: Sometimes the Magic Focus will not run cor-rectly and will return an error code. Sometimes after Magic Focus is run but the convergence appears off after completion. OTHER IMPORTANT INFO: Many times after a complete adjustment, when initializing the Magic Focus sensors, an error code will appear, overflow, Error 4, etc… When this happens, most of the time it is be-cause some critical adjustments were over-looked or skipped. The below adjustments are very critical to the complete alignment process and CAN NOT be overlooked. • Vertical Size Adjustment • Horizontal Size Adjustment • Red and Blue Offset Adjustment • DCU Character Adjustment and data
confirmation check • DCU Sensor Position Adjustment. All of the above adjustment can vary depend-ant upon the Chassis used. Be sure to check the Service Manual for specifics related to values. • In I2C Bus adjustment: H. POSI Adjust-
ment
PAGE 07-25
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Complete Digital Convergence Alignment
Center the Overlay Jig geometrically on the screen
Clear RAM data (DCU RAM)
Select the External Center Cross Signalby pressing the EXIT button 5 times.
No DCU Correctionadded results in severepincushion distortion
Center Magnet Adjustments
Press and hold the SERVICE ONLYSWITCH, then p ress the POWERButton and release, picture appears.Release the SERVICE ONLY SWITCHagain. DCU Grid appars.
InternalDigital "CrossHatch Signal"is projected
Service onlyswitch
is on theDeflection
PWB.
Receive any NTSC signal (Crosshair if possible)Set SCREEN FORMAT TO NORMAL mode
Align the G,R,B individualcenter crosses to theirrespective marks on theOverlay using the YokeCenter Magnets
Red = Left Blue = Right
Green = Center
See Offset Chart for exact distances Page 06-09
External Selected CenterCross with no DCU center
data
R G B
R G BFront View
Use the CenteringMagnets closest to
the Yoke
A
PAGE 07-26
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Press the Remote FREEZEbutton (extra lines will appear
at top and bottom)
Static Centering Alignments (Moves Entire Raster)Press EXIT 5 times to return to DCU Grid.
A
Press the Remote Cursorbuttons to match the selected
Crosshatch(red and blue) to the green.
Press the RemoteFREEZE button
to exit Raster Position.(extra lines will disappear)
Green should already be centered
Internal CrossHatch Signal
selected
B
Extra Linesappear
indicatingRasterMode
AdjustColor
Left
Adjust Color Up
Adjust Color Down
AdjustColorRight
Remote
select
TO SELECT COLORSInfo : Selects GREEN0 : Selects REDANT : Selects BLUE
Align Red and Blue static centers
PAGE 07-27
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Press the Remote INFObutton 5 times to enter the
3X3 Adjustment Mode
Use the Remote 2, 4, 5, 6 numberbuttons to move the Adjustment Point
location (intersection of blinkingcursor) and the Cursor Buttons to
adjust the lines so that the green crosshatch align
with the Overlay (Jig)
Convergence 3x3 Point Adjustment Mode(Green Coarse Alignment)
Press the RemoteMENU button toproject the green
tube only
Selects GREEN
Before Adjustment
After Adjustment
Moves location ofAdjustment Point(Intersection ofblinking cursor)
Remote
Lines symmetricallyaligned at Adjustment
Points
Cursor blinksat intervals of3 to indicate
the 3X3Adjustment
Mode
C
Green Only
3X3 Mode =9 Adjustment Points
INFO Button isused for
selecting the3X3 Adjustment
Mode (whenpressed 5
times).
(The 3X3 Modecan only be
entered whenthe DCU RAM
data is cleared)
B
Continue on next page
Remote
Adjusted by cursor keys
Press the Remote INFO button to enter the Green
Adjustment Mode
Remote
SELECT
4 5 6
2
INFO
PAGE 07-28
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Iinterpolate asoften as
necessary
Press the Remote VID 3 button toCalculate points in between the
adjustment points.
C
After interpolation, press the Remote 0 button to selectthe Red Convergence Adjustment Mode
0987654
Remote
0 Selects RED
Press the Remote 2,4,5,6 buttons to move theadjustment point, and the Cursor buttons to
converge the selected color onto green
Convergence 3x3 Mode (9 Point) Adjustment(Red / Blue Coarse Alignment)
Green alwaysprojected
SelectsBlue
Crosshatch isyellow when the red
and greencrosshatches align
Crosshatch is cyan when the blue andgreen crosshatches align
Has the Blue3x3 Convergence
Mode beenaligned?
Yes
Press MenuButton D
No
White internal crosshatchshould be projected
Calculation averages the error between thepoints to prevent "S" Distortion
Before Calculation
Press the RemoteANT button to Select
the Blue ConvergenceAdjustment Mode
Remote
Cursor Blinks Blue
Cursor blinksRED
ANT
PAGE 07-29
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Press the Remote INFO buttonto project the green only
Convergence 7x5 Point Adjustment(Green Only Alignment)
D
Press the Remote 0 button fivetimes to enter the 7X5 mode
Selects the 7X5mode
Press the Remote VID 3 button to Calculatepoints in between the adjustment points.
35 convergence adjustment points in 7X5 mode
E
Use the Remote Cursor and 2,4,5,6 buttons toperform convergence point adjustment
at every other intersectionof the crosshatch
AdjustColor
Left
Adjust Color Up
Adjust Color Down
AdjustColorRight
Remote
Selects GREEN
Remote
If selected Color isn't already Red, itwill take 6 presses of 0 button
0
987654
Remote
SELECT
INFO
Note: Vid 3 on CLU4321UGmust be in VCR Mode.
PAGE 07-30
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Press the Remote 0 button to projectthe Red/Green Crosshatch
0987654
Remote
Convergence 7x5 Point Adjustment(Red/Blue Alignment)
Press the Remote Cursor and 2,4,5,6buttons to perform convergence pointadjustment at every other intersectionof the crosshatch
Press the Remote ANT buttonto select the Blue Convergence
Adjustment Mode
Remote
Performadjustment atevery otherintersection
Has the Blue7X5 Convergence Mode
been aligned?
Yes
Press Menu Button
E
White InternalCrosshatchshould beprojected
Cursor BlinksBlue
Cursor blinks redat intervals of 2 toindicate the 7x5
mode
Selects Blue foradjustment
F
Press theRemote VID 3
button toCalculate pointsin between the
adjustmentpoints.
SelectsBlue
No
SELECT
ANT
Note: Vid 3 on CLU4321UGmust be in VCR Mode.
PAGE 07-31
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Convergence 13X9 Point Adjustment(Green Only Alignment)
F
Press the Remote A/CH buttonto project
the green only
Press the Remote ANTbutton five times to
enter the 13X9 mode
Remote
Pressed 5 times,Selects the13X9 mode
Use the Remote Cursor and 2,4,5,6buttons to perform convergencepoint adjustment at every other intersection of the crosshatch
117 convergenceadjustment points in
13X9 mode
GPress the Remote VID 3 button toCalculate points in between the
adjustment points.
AdjustColor
Left
Adjust Color Down
AdjustColorRight
Selects GREEN
Remote
If selected Color isn't alreadyBlue, it will take 6 presses
of Source buttonRemote
SELECT
4 5 6
2
SELECT
Adjust Color UpRemote
ANT
Note: Vid 3 on CLU4321UGmust be in VCR Mode.
INFO
PAGE 07-32
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Press the Remote " 0 " button to enter RED Adjustment Modeand to project the Red/Green Crosshatch
0987654
RemoteConvergence 13X9 (117 Point)Adjustment (Red/Blue Alignment)
Press the Remote Cursor and2 , 4 , 5 , 6 b u t t o n s t o p e r f o r mconvergence point adjustment ate v e r y i n t e r s e c t i o n o f t h ecrosshatch
Press the Remote ANT buttonto select the Blue Convergence
Adjustment Mode
Remote
Performadjustment at
everyintersection
Has the Blue13X9 Convergence
Mode beenaligned?
Yes
Press the Menu Buttonto Display all colors
G
White InternalCrosshatchshould beprojected
Cursor Blinks Blue
Cursor blinks redindicating the13X9 mode
Selects Blue foradjustment
No
Press theRemote VID 3
button toCalculate pointsin between the
adjustmentpoints.
H
AdjustColor
Left
Adjust Color Up
Adjust Color Down
AdjustColorRight
Remote
SELECT
ANT
Note: Vid 3 onCLU4321UGmust be inVCR Mode.
PAGE 07-33
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Store New Convergence Data in ROM
H
Press the Remote PIP MODEbutton twice to save the data to
ROM mode = STORE
ROM WRITE?
This screen is projected at the firstpress of PIP MODE button
Screen goes blank for severalseconds at the second push of
the PIP MODE button
1 2
3
!!!! WARNING !!!!Sensor Initialization must be doneafter a Write to ROM, (STORE) in
order for MAGIC FOCUS to operate.If this is not done, when HD FOCUS
is run, a single Cross Hire will bedisplayed.
Return to the Digital Conv.Adjustment Mode and Initialize the
Sensors.
I
This screen appears with a series ofgreen dots indicating a successful
Write to ROM or Store.Note: If Red dots appear, retry the
process. If Red dots appear thesecond time, replace the Digital
Convergence module.
Press the Remote MUTE button toreturn to the Digital Convergence
Adjustment mode
PAGE 07-34
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Magic Focus Sensor Initialization
ROM WRITE?1
Again the screen projectsROM WRITE at the first
press of PIP MODE button
2
3
Press the MUTE Button to return to Crosshatch.Finished with Digital Convergence Setup for NORMAL mode.
Press the Service Only Switch to Exit to Normal Mode
I
INITIAL:N
Press the Remote PIP CH button tobegin the Initialization Mode
Screen projects differentlight patterns during the
Initialization Mode
Press the Remote PIP MODE button once
CONVERGENCE ADJUSTMENT OPERATION COMPLETE
This screen appears with a series ofgreen dots indicating successful
sensor Data Initialization
PIP MODE SWAP VIDEO
PIP PIP CH FREEZE
PAGE 07-35
DP-2X DIGITAL CONVERGENCE ALIGNMENT PROCEDURES
Convergence Touchup Overlays NOT required!
Convergence Point Adjustment. NTSC (Normal).
Enter the Service Mode by pressing the Service Only Switch on Power/Deflection PWB.
Press "0" five times to select the 7X5 Mode Press "ANT" five times to select the 13X9 Mode
Note: 3X3 mode can not be entered without clearing RAM data.
Cleared RAM data mode can be entered if necessary. Clear RAM data by pressing and holding the Service Only button, then press the
Power button. Press the Service Only switch again to display the DCU Grid, then Read the Old ROM data. (SWAP pressed twice)
Press the MENU button to Remove colors not being adjusted.
Press 2, 4, 5, 6 buttons to move Adjustment Point Press Cursor Up / Down / Left / Right to Adjust Convergence
When adjustment is complete, STORE the New DATA by pressing the PIP MODE button twice. Press the MUTE button to return to DCAM grid.
After Storing, initialize the sensors by pressing the PIP MODE button ONCE and then press the PIP CH button.
Press the MUTE button to return to DCAM grid. See "Complete Digital Convergence Alignment procedure" for more details.
Press the Service Only Switch to Exit DCAM mode.
PAGE 07-36
MAGIC FOCUS ERROR CODES FOR THE DP-2X CHASSIS
CONVERGENCE ERRORS: If an error message or code appears while performing MAGIC FOCUS or initialize (PIP MODE and PIP CH in Digital Convergence Adjustment Mode, follow this confirmation and repair method. 1) Turn on Power and receive any signal. 2) Press the Service Only Switch on the Convergence Output PWB. 3) Press SWAP and then the PIP CH buttons on the remote control. 4) Error code will be displayed in bottom right corner of screen. 5) If there is no error, and INITIAL OK will appear on screen.
ERROR!!
X
Error Code CONNECT 1! No. 1 3
Error Message
Sensor Position
6) Follow repair table for errors. ERROR!!.
Error
Display Code
Countermeasure
Application
Initialize Magic Focus
1 VF Error Replace DCU X X
2 *2
Connect 1 1. Darken Outside Light 2. Placing of Sensor 3. Is pattern hitting sensor? 4. Check connection and solder bridge of sensor 5. Replace Sensor. 6. Replace Sensor PWB. 7. Sensor Connector check. 8. Replace DCU. 9. Adjustment check (H/V size, centering).
X
—
3*2 A/D Level Same as Error Code 2 X X
4 Over Flow 1. Check the placement 2. Adjustment check (H/V size, centering). 3. Conv. Amp. Gain check*1 (check resistor values
only)
X
X
5 Convergence Same as Error Code 4 X X
7 Operation Same as Error Code 4 — X
9 Connect 2 Same as Error Code 2 X X
10 Noise Input strong field. Strong signal. Check the wiring of connector between sensor and DCU
X X
11 Sync Input strong field. Strong signal. Check the wiring of connector between sensor and DCU
X X
Error Code
*1 = RK 42, 46, 50, 54, 58, 62 check these resistors. *2 = Sensor Position
1 0
6
2
7 3
5 4
SENSOR POSITION
DP-2X BLUE DE-FOCUS ADJUSTMENT
PAGE 07-37
Adjustment Preparation: • Video Control: Brightness
90%, Contrast Max. • SCREEN FORMAT should
be PROGRESSIVE mode.
Adjustment Procedure 1) Receive any NTSC cross-
hatch signal. 2) Turn the B FOCUS VR
fully clockwise. 3) Adjust BLUE defocus ac-
cording to the following specifications.
1mm on each side equal-ing 2mm total. See figure Below.
Projection Front View
R G B
R G B
Screen VR
Focus VR
FOCUS PACK
RED CRT GREEN CRT BLUE CRT
Screen VRs
Focus VRs
Blue Defocus “Sticking Out”
Center of Blue crosshatch line
PAGE 07-38
Adjustment Conditions: • Cut Off and Blue Defocus
must be complete. • High brightness white balance • Low brightness white balance Screen adjustment VRs on Fo-cus Block Drive adjustment performed us-ing I2C Bus Alignment within Service Menu. Preparation for adjustment • Start adjustment 20 minutes or
more after the power is turned on.
• Turn the brightness and black level OSD to minimum by re-mote control.
• Receive a tuner signal, (any channel, B/W would be best).
• Set the Green and Blue drive adjustment within I2C Service Menu to their Data Centers (3F).
• R, G, and B Cutoff should be set to (7F).
• Set Color Temperature to COOL on Customer’s Menu.
Adjustment procedure Sub Brightness: 1) Go to I2C ADJ. Mode. With
power Off, press INPUT and POWER buttons at the same time, then release. Service Menu is displayed.
2) Adjust the Sub Brightness Number [2] SUBBRT using I2C Bus alignment procedure so only the slightest white portions of the raster can be seen.
3) Exit Service Menu by press-ing MENU button.
4) Input a gray scale signal into any Video input and select
that input using the VID but-tons on the remote or front control panel.
5) Turn the Brightness and Contrast OSD all the way up.
6) Enter the Service Menu again.
7) Make the whites as white as possible using the Red DRV (Cool) and Green DRV (Cool) Drive adjustment within I2C Service Menu . (10800K). X=0.278 Y=0.280.
8) Set the Brightness and Con-trast to minimum.
9) Adjust the low brightness areas to black and white, us-ing screen adjustment VRs (red, green, blue) on the Fo-cus Block assembly. (10800 K)
10) Check the high brightness whites again. If not OK, re-peat steps 6 through 9.
11) Press the MENU key on
remote to Exit Service Menu.
Remember: When adjusting the Screen controls. After the Cut Off adjustment has been com-pleted, never adjust the controls clockwise. Always adjust counter clockwise. This length-ens tube life. Also, do not use the Focus Block adjustments, use I2C R, G and B Cutoff adjustments. Green is reference, do not ad-just.
DP-2X WHITE BALANCE and SUB BRIGHTNESS ADJUSTMENT
Projection Front View
R G B
R G B
Screen VR
Focus VR
FOCUS PACK
RED CRT GREEN CRT BLUE CRT
Screen VRs
Focus VRs
PAGE 07-39
DP-2X WHITE BALANCE ADJUSTMENT FLOW CHART
START
CUT OFF ADJUSTMENT
BLUE DEFOCUS ADJUSTMENT
SUB BRIGHT ADJUSTMENT
CHECK Lo LIGHT W/B Hi LIGHT W/B
FINISH
ADJUST Hi LIGHT W/B
ADJUST Lo LIGHT W/B
SUB BRIGHT ADJUSTMENT
If NOT OK
Repeat two or three times
until no adjustment is
necessary.
If OK
DP-2X SUB PICTURE AMPLITUDE ADJUSTMENT
PAGE 07-40
Preparation for Adjustment [a] Sub Brightness adjust-
ment should be finished. [b] Start adjustment 20 min-
utes after the power is turned on.
[c] Condition should be set as follows:
[d] Contrast = MAX [e] Brightness = Center [d] PIP mode should be in
SPLIT mode. [e] Receive ANT A NTSC
white signal, for the Main Picture and the Sub-Picture.
[f] Connect Probe on the P852 (CRT PWB — Green) to check sub-picture amplitude.
Adjustment Procedure 1) Go to I2C adjustment
Mode. 2) Press “MENU” on remote
to scroll through adjust-ment pages, until TA1270-M appears at the top of the page.
3) Go to SUB CONT (TV-S) 4) Press PIP and PIP Mode
on remote control, TA1270-M changes to TA1270-S.
5) Observe P852 on the CRT PWB and change the TA1270-S “SUB CNT” I2C data so that the ampli-tude of the Sub Picture is the same level as that of the main picture. Shown below.
6) Exit Service Menu.
Main Picture White Sub Picture White Should Match Main
1 H
Press PIP button and PIP Mode button.
Enter I2C adjustment Menu. Press Menu and scroll through
pages until TA1270-M appears.
Adjust SUB CONT (TV-S) until peak white of PinP matches peak white of the main picture.
ADJUST MODE
TA1270-MSUB CONT (TV-S) **OSD POSITIONAFC/CLOCK TESTMEMORY INITI2COPENIR BLASTER
SPLIT
MAINANT A
SUBANT A
DP-2X HORIZONTAL POSITIONS (FINE) ADJUSTMENT
PAGE 07-41
Adjustment Preparation: • Video Control: Brightness
90%, • Contrast Max. Adjustment Procedure 16X9 Standard Mode: 1) Receive a 16X9 Standard
crosshair signal. 2) Screen Format is NOR-
MAL. 3) Enter the I2C Bus align-
ment menu and select Item [9] H POSITION and ad-just the data so that the left and right sides are the same size.
4) Exit from the I2C Menu. 1080i 16X9 Standard Mode Adjustment: 5) Receive any 1080i (2.14H)
signal. 6) Change Screen Format
16X9 Standard mode. 7) Power the Set Off. 8) Enter the I2C Bus align-
ment menu and select Item [9] H POSITION
9) Adjust the data so that the left and right sides are the same size..
10)Exit from the I2C Menu. 11)Turn the Power Off.
NOTE: To enter the I2C Bus alignment menu, with Power Off, press the INPUT button and hold it down, then press the POWER button and re-lease. I2C adjustment menu will appear.
16X9 NORMAL MODE: Balance left and right side display position.
1080i STANDARD MODE: Balance left and right side display position.
PAGE 07-42
DP-2X MAGNET AND YOKE LOCATION
DP-2X MAGNETS
Adjustment Points
RED, GREEN & BLUEFOCUS CONTROLSAlso: SCREEN CONTROLSfor RED, GREEN & BLUE
(1) Centering magnet RED(2) Centering magnet GREEN(3) Centering magnet BLUE(4) Beam Form Magnets
REDCRT
GREENCRT
BLUECRT
21 3
4
5
64
4
5
5
FRONT
(5) Beam Alignment magnets(6) Focus Block Assembly
DP-2X CHASSIS DIAGRAMS
MISCELLANEOUS INFORMATION
SECTION 8
THIS PAGE LEFT BLANK
ANT A
ToConverter
ANT B
Pr Pb Y
R (MONO/L)
AUDIO
DVI-HDTV
INPUT 1
R VIDEO
R (MONO/L)
AUDIO
INPUT 2
INPUT 3(MONO/L) S-VIDEO
R VIDEOINPUT 4
(MONO/L) S-VIDEO
R VIDEOL S-VIDEO
AUDIO
MONITOROUT
R
L
AUDIOTO HI-FI
CENTERIN
DP-23 / 23G REAR PANEL
Pr Pb Y/VIDEO
PAGE 08-01
51UWX20B, 57UWX20B DP-23 CHASSIS51GWX20B, 57GWX20B DP-23G CHASSIS
ANT A
ToConverter
ANT B
Pr Pb Y
R (MONO/L)
AUDIO
INPUT 1
R VIDEO
R (MONO/L)
AUDIO
INPUT 2
INPUT 3(MONO/L) S-VIDEO
R VIDEOINPUT 4
(MONO/L) S-VIDEO
R VIDEOL S-VIDEO
AUDIO
MONITOROUT
R
L
AUDIOTO HI-FI
CENTERIN
DP-24 REAR PANEL
Pr Pb Y/VIDEO
PAGE 08-02
43FWX20B DP-24 CHASSIS
DP-26 REAR PANEL
PAGE 08-03
Pr Pb Y
R (MONO/L)AUDIO
DVI-HDTV
INPUT 1
R VIDEO
R (MONO/L)AUDIO
INPUT 2
INPUT 3(MONO/L) S-VIDEO
R VIDEOINPUT 4
(MONO/L) S-VIDEO
R VIDEOL S-VIDEO
AUDIO
MONITOROUT
Pr Pb Y/VIDEO
ANT A
ToConverter
ANT B
R
L
AUDIOTO HI-FICENTER
INIRBlaster
ANT C(ATSC IN)
Multi Media Card
IEEE 1394
OPTICAL OUTDigital Audio
1 2 9 7 10 11
12163548
65XWX20B, 57XWX20B and 51XWX20B
ANT A
ToConverter
ANT B
Pr Pb Y
R (MONO/L)
AUDIO
DVI-HDTV
INPUT 1
R VIDEO
R (MONO/L)
AUDIO
INPUT 2
INPUT 3(MONO/L) S-VIDEO
R VIDEOINPUT 4
(MONO/L) S-VIDEO
R VIDEOL S-VIDEO
AUDIO
MONITOROUT
R
L
AUDIOTO HI-FI
CENTERIN
IRBLASTER
DP-27 / 27D REAR PANEL
Pr Pb Y/VIDEO
PAGE 08-04
51SWX20B, 57SWX20B, 65SWX20B DP-27 CHASSIS57TWX20B, 65TWX20B DP-27D CHASSIS
PJIG PRST PFH1 PFH2
I001I401
IA03
TERMINALPWB
U301 U302
MAINTUNER
PinPTUNER
DIGITALMODULE
DP-26 OnlyFLEX
CONTROL
PIP
U303
DVIPWB
DP-23/GDP-26
DP-27/D
EH7P PH2P PH10P EH2P
REARVIEW
DP-2X SIGNAL PWB
PAGE 08-05
IK04
IK05
TH01FLYBACK
QH01
I601
PDF1
MB MG MR
QF01
Q777
SK01
R711 R607
H Size AdjV Size Adj
CONVERGENCESERVICE SWITCH
DP-2X DEFLECTION PWB
IK01PADJ
QK01
D708
1
6
1
1 6PPD1
PPD2
PPD3
PPD61
10
1
7
12
7
1
PDS1
PCRRED
PCGGREEN
PCBBLUE
M62501P
IH01
T702
T701
1
11
CH16
RH17HV ADJDO NOT
ADJ.
1
UKDG
DIGITALCONVERGENCE
UNIT
PAGE 08-06
DP-2X POWER SUPPLY PWB
S906S902
S905+35 SW
AUDIO SW
DM SW
D965AUDIO
D928B+
D940+28V
D964SW +9V
+6V SW
S903
E906REG
E907B+
E904+7V E902
+28V E905+220V
E901-28V
E903-7VE909
+10V
PROI905
I904FB
I903ACK
E911
E912DM+10V
+29V 12WX2+39V 20WX2
T901Switching
Transformer
T902Switching
Transformer
PPS7
PPS5
PPS4
PPS3
PPS2
PPS1
F901FUSE
F903FUSE
PPS6
F902FUSE
I901
D90
1
1 2
S901
DEF SW
D90
2
D915DEF POWER
I902
I906FB
PPD
3PP
D2
PPD
1
= G
REE
N o
r RED
LED
PPD
6
BACKCOVERSIDE
PDC
1
PAGE 08-07
DP-2X CRT PWBs
E801
RED
P802(Cathode)
P8011
3
GND
E851
GREEN
P852(Cathode)
P8511
3
GND
E8A1
BLUE
P8A2(Cathode)
P8A11
3
GND
R R
G G
B B
FOCUS PACK
FOC
US
PA
CK
(UFP
K)
SC
RE
EN
AD
J. V
R
FOC
US
AD
J. V
R
PAGE 08-08
DP-X ALL BUT DP-24 FRONT CONTROL PWB
PFT
PF1
PFSDIM
MER
CO
NTR
OL
LIG
HT
REC
EIVE
R
POW
ERLE
D
POW
ER
MA
GIC
FOC
US
VOL-
VOL+
CH
-C
H+
INPU
T/EX
ITM
ENU
SELE
CT
RL
VS
EF1
PFR
EFR
REM
OTE
CO
NTR
OL
IR R
ECEI
VER
PAGE 08-09
DIMMERCONTROL
LIGHT RECEIVER
POWERLED
POWER
MAGIC FOCUS
VOL- VOL+ CH- CH+INPUT/EXIT
MENUSELECT
RLVS
REMOTECONTROLRECEIVER
DP-24 FRONT CONTROL PWB
PAGE 08-10