21
FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada [email protected] SmartReflex Power and Performance Management Technologies for 90 nm, 65 nm, and 45 nm Mobile Application Processors

FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

  • Upload
    roscoe

  • View
    21

  • Download
    0

Embed Size (px)

DESCRIPTION

SmartReflex Power and Performance Management Technologies for 90 nm, 65 nm, and 45 nm Mobile Application Processors. FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada [email protected]. Outline. Introduction First Generation 90 nm - PowerPoint PPT Presentation

Citation preview

Page 1: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

FaridehShiran

Department of ElectronicsCarleton University, Ottawa, ON, Canada

[email protected]

SmartReflex Power and Performance Management Technologies for 90 nm, 65 nm, and 45 nm Mobile Application

Processors

Page 2: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nm Second Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion

Page 3: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nmSecond Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion

Page 4: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

IntroductionDemand for increasing features of

handheld devicesProcessors speeds reaching 1 GHz and

aboveBottleneck: battery technologyTrade-off: battery life versus higher speeds

Technology ScalingAdvantagesDisadvantagrs

Page 5: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

Demand for Increased Mobile Product Features and Performance

Page 6: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

Leakage Power in different technologies

Extend battery lifeCo-optimization: Process and circuitTexas Instruments (TI) for 90 nm, 65 nm,

45 nmSmartReflex

Page 7: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nm Second Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion

Page 8: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

90 nm Leakage Power Management

Exponential increase in leakage : Power gating

uses high Vt sleep transistors which cut off VDD from a circuit block

SRAM retentionLosing data stored in SRAM, retention needed

Multiple channel lengthReducing leakage power both in active and idle

modesOMAP2 Mobile Application Process

Integrate above techniques in a 90 nm technology

Page 9: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

Power gating

Global/local power grid methodology

Page 10: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nm Second Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion

Page 11: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

65nm Power and PerformanceLarger increase in device leakageImproving SmartReflex power management

toolbox:Leakage power managementaggressive dynamic voltage frequency

scaling Process and temperature adaptive voltage

scaling

65 nm technology OMAP3430 application processor

Page 12: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nm Second Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion

Page 13: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

45 nm Power and Performance

Further reduction of active leakage power and performance increase Adaptive body bias (ABB):

FBBRBB

Retention Til Access (RTA)Full power stateLow power state

Single Chip 3.5 Baseband and Applications ProcessorIntegrate above techniques in a 45 nm technology

Page 14: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada
Page 15: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nm Second Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion

Page 16: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

Design methodology and automation

SmartReflex-PriMer (SmartPriMer): Chip-level leakage management design methodology

Power Managed (PM) modules

Power-Aware VerificationPM integrity checkPower-aware simulations at RTL and gate levels

Not power-awarePower-aware

Page 17: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada
Page 18: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

OutlineIntroductionFirst Generation 90 nmSecond Generation 65 nm Third Generation 45 nm Design Methodology and Automation Low Power Standard: IEEE-1801Conclusion and Future Work

Page 19: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

Low Power Standard: IEEE-1801

Unified Power Format (UPF): Why UPF?

PM intent informationUPF1.0: power design intent in verification and

implementationPower states Power domain specificationsRetention, Isolation and level shifting

UPF2.0-IEEE1801Command layeringSupply set handles

Page 20: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

ConclusionsFor higher performance (power

management)

Three generation technologies 90nm, 65nm, 40nm

design methodology SmartReflex-PriMerPower-Aware Verification

StandardUPF 1.0UPF 2.0

Page 21: FaridehShiran Department of Electronics Carleton University, Ottawa, ON, Canada

Thank You