MM20 vs HVEKVLDMOS Model DC Only Evaluation
A Nonlinear Electro-Thermal Scalable Model for High-Power RF
LDMOS Transistor
Author: John Wood, Fellow, IEEE, Peter H. Aaen, Member, IEEE, Daren Bridges, Member, IEEE, Michael Guyonnet, Daniel S. Chan, Member, IEEE, and Nelsy MonsauretSource: IEEE transaction on microwave theory and techniques, Vol:57, No:2 February 2009
Presenter Md. Nur Kutubul AlamRoll: 0703028EEEKhulna University of Engineering and TechnologyBangladesh
02-00002
Outline
• Why LDMOS Transistors
• About Models of transistor
• New proposed model in above
mentioned paper
• Validation of proposed model
1
02-00003
Why LDMOS Transistors
Laterally diffused MOS is
• Field effect transistor• High power transistor• Performance & cost• RF frequency
2
02-00004
What is Model
• A way to read elements easily• Is the process of
generating abstract• conceptual analysis
3
02-00005
NLDMOS Structure with Scalable Ldrift
Figure 2. HV-EKV model structure with built in Rdrift.
Scalable Ldrift0.8[um]~4.8[um]
Figure 1. MM20 model structure with Rdrift VerilogA code.
4
02-00006
The proposed Model
Fig 3: Block representation of the transistor model
5
02-00007
Equivalent Electrical Network
Fig 4: New extrinsic network with the cold-FET intrinsic circuit for a transistor with total gate periphery of 4.8 mm
6
02-00008
Nonlinear Intrinsic Model
7
02-00009
S-parameters from Measurement vs Model
Fig 5: Comparison between measured and modeled s-parameters
8
02-000010
Load line under mismatched condition
Fig 6: Load line for a Transistor operating under mismatched conditions supper-imposed upon the drain current (under pulsed operation)
9
02-000011
ANNs for Function Approximation and Extrapolation
Fig 7: Illustration of the various regions of the drain current. The measured characterization data is indicated by region I, while regions II and III represent the extrapolation and breakdown regions.
10
02-000012
Prediction of device behaviour using ANNs
Fig 8: Surface plot of the drain current as predicted by the full drain current model. The thick line indicates the range of voltages over which the drain current was measured.
11
02-000013
Behaviour of Charge state function
Fig 9: Plot of Qg versus Vds and Vgs. Outside the measured region indicated by the thick line, the charge surface predicted by the neural network is smooth and very well behaved, even at extremely high voltages, which would never experienced in practice, but may be used by the simulator during convergence.
12
02-000014
Modeled and Measured Drain current and input power at different temperature
Fig 10: Modeled and measured drain current is plotted at 25, 75 and 125 degree celsious as a function of applied gate voltage.
Fig 11: Measured and modeled output power versus input power for bias current equal to 6 and 9 mA/mm
13
02-000015
Validation of Model
This EM Model -• Is Nonlinear• Is Temperature sensitive• Has Optimized parameter• Is in good agreement with experimental data
14
02-000016
Conclusion
• New model is proposed
• Model is optimized from experimental data
• More perfect simulation is possible
15
02-000017
References
16
02-000018
References
17
02-000019
References
18
02-000020
THANK YOU ALL
19